**PACKAGE** 



- 640 × 1 Sensor-Element Organization
- 200 Dots-Per-Inch (DPI) Sensor Pitch
- High Linearity and Uniformity
- Wide Dynamic Range . . . 2000:1 (66 dB)
- Output Referenced to Ground
- Low Image Lag . . . 0.5% Typ
- Operation to 5 MHz
- Single 5-V Supply

### **Description**

The TSL210 linear sensor array consists of five sections of 128 photodiodes, each with associated charge amplifier circuitry, running from a common clock. These sections can be connected to form a contiguous  $640\times1$  pixel array. Device pixels measure 120  $\mu$ m (H) by 70  $\mu$ m (W) with 125- $\mu$ m center-to-center pixel spacing. Operation is simplified by internal logic that requires only a serial input (SI1 through SI5) for each section and a common clock for the five sections.

The device is intended for use in a wide variety of applications including contact imaging, mark and code reading, bar-code reading, edge detection and positioning, OCR, level detection, and linear and rotational encoding.

## (TOP VIEW) $V_{DD}$ 2 CLK 0 3 SI1 AO1 5 SO1 6 SI2 0 AO2 8 SO2 0 GND 10 SI3 11 AO3 12 SO3 13 SI4 14 AO4 15 SO4 0 16 SI5 17 AO5 18 SO5

### Functional Block Diagram (each section)



The LUMENOLOGY® Company

Copyright © 2002, TAOS Inc.

#### **Terminal Functions**

| TERMINAL |     |                                                      |                                                                                                                |
|----------|-----|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| NAME     | NO. | 1/0                                                  | DESCRIPTION                                                                                                    |
| AO1      | 4   | 0                                                    | Analog output of section 1.                                                                                    |
| AO2      | 7   | 0                                                    | Analog output of section 2.                                                                                    |
| AO3      | 11  | 0                                                    | Analog output of section 3.                                                                                    |
| AO4      | 14  | 0                                                    | Analog output of section 4.                                                                                    |
| AO5      | 17  | 0                                                    | Analog output of section 5.                                                                                    |
| CLK      | 2   | 1                                                    | Clock input for all sections. The clock controls the charge transfer, pixel output, and reset.                 |
| GND      | 9   |                                                      | Ground (substrate). All voltages are referenced to the substrate.                                              |
| SI1      | 3   | 1                                                    | SI1 defines the start of the data out sequence for section 1.                                                  |
| SI2      | 6   | 1                                                    | SI2 defines the start of the data out sequence for section 2.                                                  |
| SI3      | 10  | I                                                    | SI3 defines the start of the data out sequence for section 3.                                                  |
| SI4      | 13  | ı                                                    | SI4 defines the start of the data out sequence for section 4.                                                  |
| SI5      | 16  | I                                                    | SI5 defines the start of the data out sequence for section 5.                                                  |
| SO1      | 5   | 0                                                    | SO1 provides the signal to drive the SI2 input in serial mode or end of data for section 1 in parallel mode.   |
| SO2      | 8   | 0                                                    | SO2 provides the signal to drive the SI3 input in serial mode or end of data for section 2 in parallel mode.   |
| SO3      | 12  | 0                                                    | SO3 provides the signal to drive the SI4 input in serial mode or end of data for section 3 in parallel mode.   |
| SO4      | 15  | 0                                                    | SO4 provides the signal to drive the SI5 input in serial mode or end of data for section 4 in parallel mode.   |
| SO5      | 18  | 0                                                    | SO5 provides the signal to drive the SI input of another device for cascading or as an end of data indication. |
| VDD      | 1   | Supply voltage for both analog and digital circuits. |                                                                                                                |

### **Detailed Description**

The device consists of five sections of 128 photodiodes (called pixels — 640 total in the device) arranged in a linear array. Each section has its own signal input and output lines, and all five sections are connected to a common clock line. Light energy impinging on a pixel generates photocurrent that is then integrated by the active integration circuitry associated with that pixel.

During the integration period, a sampling capacitor connects to the output of the integrator through an analog switch. The amount of charge accumulated at each pixel is directly proportional to the light intensity on that pixel and the integration time. The voltage output developed for each pixel is according to the following relationship:

$$V_{out} = V_{drk} + (R_e) (E_e) (t_{int})$$

where:

 $\begin{array}{ll} V_{out} & \text{ is the analog output voltage for white condition} \\ V_{drk} & \text{ is the analog output voltage for dark condition} \end{array}$ 

R<sub>e</sub> is the device responsivity for a given wavelength of light given in V/(μJ/cm<sup>2</sup>)

 $\begin{array}{ll} E_e & \text{is the incident irradiance in $\mu$W/cm$}^2 \\ t_{int} & \text{is integration time in seconds} \end{array}$ 



### TSL210 640×1 LINEAR SENSOR ARRAY

TAOS039 - AUGUST 2002

The output and reset of the integrators in each section are controlled by a 128-bit shift register and reset logic. An output cycle is initiated by clocking in a logic 1 on SI. As the SI pulse is clocked through the shift register, the charge stored on the sampling capacitors of each pixel is sequentially connected to a charge-coupled output amplifier that generates a voltage on analog output AO (given above). After being read, the pixel integrator is then reset, and the next integration period begins for that pixel. On the 129<sup>th</sup> clock rising edge, the SO pulse is clocked out on SO signifying the end of the read cycle. The section is then ready for another read cycle. The SO of each section can be connected to SI on the next section in the array (Figure 4). SO can be used to signify the read is complete.

AO is driven by a source follower that requires an external pulldown resistor (330- $\Omega$  typical). The output is nominally 0 V for no light input, 2 V for normal white-level, and 3.4 V for saturation light level. When the device is not in the output phase, AO is in a high impedance state.

A 0.1  $\mu$ F bypass capacitor should be connected between  $V_{DD}$  and ground as close as possible to the device.



TAOS039 - AUGUST 2002

### Absolute Maximum Ratings<sup>†</sup>

| Supply voltage range, V <sub>DD</sub>                          | 0.3 V to 6 V                              |
|----------------------------------------------------------------|-------------------------------------------|
| Input voltage range, V <sub>I</sub>                            | $\dots$ -0.3 V to V <sub>DD</sub> + 0.3V  |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{DD}$ )  | –20 mA to 20 mA                           |
| Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{DD}$ ) | –25 mA to 25 mA                           |
| Voltage range applied to any output in the high impedance or   |                                           |
| power-off state, V <sub>O</sub>                                | $-0.3 \text{ V to V}_{DD} + 0.3 \text{V}$ |
| Continuous output current, $I_O(V_O = 0 \text{ to } V_{DD})$   | –25 mA to 25 mA                           |
| Continuous current through V <sub>DD</sub> or GND              | 100 mA to 100 mA                          |
| Analog output current range, I <sub>O</sub>                    | –25 mA to 25 mA                           |
| Operating free-air temperature range, T <sub>A</sub>           | –25°C to 85°C                             |
| Storage temperature range, T <sub>stq</sub>                    | –25°C to 85°C                             |
| Lead temperature on connection pad for 10 seconds              | 260°C                                     |
| ESD tolerance, human body model                                | 2000 V                                    |

<sup>&</sup>lt;sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "Recommended Operating Conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### **Recommended Operating Conditions (see Figure 1 and Figure 2)**

|                                                     | MIN   | NOM | MAX      | UNIT |
|-----------------------------------------------------|-------|-----|----------|------|
| Supply voltage, V <sub>DD</sub>                     | 4.5   | 5   | 5.5      | V    |
| Input voltage, V <sub>I</sub>                       | 0     |     | $V_{DD}$ | V    |
| High-level input voltage, V <sub>IH</sub>           | 2     |     | $V_{DD}$ | V    |
| Low-level input voltage, V <sub>IL</sub>            | 0     |     | 0.8      | V    |
| Wavelength of light source, $\boldsymbol{\lambda}$  | 400   |     | 1000     | nm   |
| Clock frequency, f <sub>clock</sub>                 | 5     |     | 5000     | kHz  |
| Sensor integration time, serial, t <sub>int</sub>   | 0.128 |     | 100      | ms   |
| Sensor integration time, parallel, t <sub>int</sub> | 0.026 |     | 100      | ms   |
| Load capacitance, C <sub>L</sub>                    |       |     | 330      | pF   |
| Load resistance, R <sub>L</sub>                     | 300   |     | 4700     | Ω    |
| Operating free-air temperature, T <sub>A</sub>      | 0     |     | 70       | °C   |

NOTE 1: SI must go low before the rising edge of the next clock pulse.



# Electrical Characteristics at $f_{clock}$ = 200 kHz, $V_{DD}$ = 5 V, $T_A$ = 25°C, $\lambda_p$ = 640 nm, $t_{int}$ = 5 ms, $R_L$ = 330 $\Omega,~E_e$ = 18 $\mu$ W/cm² (unless otherwise noted) (see Note 3)

|                     | PARAMETER                                              | TEST CONDITIONS                            | MIN | TYP   | MAX  | UNIT                            |  |
|---------------------|--------------------------------------------------------|--------------------------------------------|-----|-------|------|---------------------------------|--|
| V <sub>OUT</sub>    | Analog output voltage (white, average over 640 pixels) | See Note 2                                 | 1.6 | 2     | 2.4  | V                               |  |
| $V_{DRK}$           | Analog output voltage (dark, average over 640 pixels)  | $E_e = 0$                                  | 0   | 0.05  | 0.15 | V                               |  |
| PRNU                | Pixel response nonuniformity                           | See Note 4                                 |     |       | ±20  | %                               |  |
|                     | Nonlinearity of analog output voltage                  | See Note 5                                 |     | ±0.4% |      | FS                              |  |
|                     | Output noise voltage                                   | See Note 6                                 |     | 1     |      | mVrms                           |  |
| R <sub>e</sub>      | Responsivity                                           |                                            | 16  | 22    | 28   | V/<br>(μJ/<br>cm <sup>2</sup> ) |  |
| SE                  | Saturation exposure                                    | See Note 7                                 |     | 155   |      | nJ/cm <sup>2</sup>              |  |
| $V_{SAT}$           | Analog output saturation voltage                       |                                            | 2.5 | 3.4   |      | V                               |  |
| DSNU                | Dark signal nonuniformity                              | All pixels, E <sub>e</sub> = 0, See Note 8 |     | 0.04  | 0.12 | V                               |  |
| IL                  | Image lag                                              | See Note 9                                 |     | 0.5   |      | %                               |  |
| I <sub>DD</sub>     | Supply current                                         |                                            |     | 125   | 160  | mA                              |  |
| I <sub>IH</sub>     | High-level input current                               | $V_I = V_{DD}$                             |     |       | 10   | μΑ                              |  |
| I <sub>IL</sub>     | Low-level input current                                | V <sub>I</sub> = 0                         |     |       | 10   | μΑ                              |  |
| .,                  | High-level output voltage, SO1 – SO5                   | $I_{O} = 50 \mu A$                         | 4.5 | 4.95  |      |                                 |  |
| V <sub>OH</sub>     |                                                        | I <sub>O</sub> = 4 mA                      |     | 4.6   |      | V                               |  |
| .,                  | Low-level output voltage, SO1 – SO5                    | Ι <sub>Ο</sub> = 50 μΑ                     |     | 0.01  | 0.1  | V                               |  |
| V <sub>OL</sub>     |                                                        | I <sub>O</sub> = 4 mA                      |     | 0.4   |      |                                 |  |
| C <sub>i(SI)</sub>  | Input capacitance, SI                                  |                                            |     | 20    |      | pF                              |  |
| C <sub>i(CLK)</sub> | Input capacitance, CLK                                 |                                            |     | 50    |      | pF                              |  |

NOTES: 2. The array is uniformly illuminated with a diffused LED source having a peak wavelength of 640 nm.

- 3. Clock duty cycle is assumed to be 50%.
- 4. PRNU is the maximum difference between the voltage from any single pixel and the average output voltage from all pixels of the device under test when the array is uniformly illuminated.
- 5. Nonlinearity is defined as the maximum deviation from a best-fit straight line over the dark-to-white irradiance levels, as a percent of analog output voltage (white).
- 6. RMS noise is the standard deviation of a single-pixel output under constant illumination as observed over a 5-second period.
- 7. Minimum saturation exposure is calculated using the minimum  $V_{sat}$ , the maximum  $V_{drk}$ , and the maximum  $R_{e}$ .
- 8. DSNU is the difference between the maximum and minimum output voltage in the absence of illumination.
- 9. Image lag is a residual signal left in a pixel from a previous exposure. It is defined as a percent of white-level signal remaining after a pixel is exposed to a white condition followed by a dark condition:

$$IL = \frac{V_{out (IL)} - V_{drk}}{V_{out (white)} - V_{drk}} \times 100$$

### Timing Requirements (see Figure 1 and Figure 2)

|                                 |                                                   | MIN | NOM MA | ΛX | UNIT |
|---------------------------------|---------------------------------------------------|-----|--------|----|------|
| t <sub>su(SI)</sub>             | Setup time, serial input (see Note 10)            | 20  |        |    | ns   |
| t <sub>h(SI)</sub>              | Hold time, serial input (see Note 10 and Note 11) | 0   |        |    | ns   |
| t <sub>w</sub>                  | Pulse duration, clock high or low                 | 50  |        |    | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Input transition (rise and fall) time             | 0   | 5      | 00 | ns   |

NOTES: 10. Input pulses have the following characteristics:  $t_r = 6$  ns,  $t_f = 6$  ns.

11. SI must go low before the rising edge of the next clock pulse.



# Dynamic Characteristics over recommended ranges of supply voltage and operating free-air temperature (see Figure 2)

| PARAMETER                                         | TEST CONDITIONS        | MIN | TYP | MAX | UNIT | I |
|---------------------------------------------------|------------------------|-----|-----|-----|------|---|
| $t_{\text{S}}$ Analog output settling time to ±1% | C <sub>L</sub> = 10 pF |     | 185 |     | ns   | Ī |



Figure 1. Timing Waveforms (each section)



Figure 2. Operational Waveforms (each section)

### **TYPICAL CHARACTERISTICS**

### PHOTODIODE SPECTRAL RESPONSIVITY



Figure 3

### **APPLICATION INFORMATION**



Figure 4. Connection Diagrams

### **MECHANICAL INFORMATION**







NOTES: A. All linear dimensions are in millimeters.

- B. Pixel centers are located along the center line of the mounting holes.
- C. Cover glass index of refraction is 1.52.
- D. This drawing is subject to change without notice.

Figure 5. TSL210 Mechanical Specifications

TAOS039 - AUGUST 2002

**PRODUCTION DATA** — information in this document is current at publication date. Products conform to specifications in accordance with the terms of Texas Advanced Optoelectronic Solutions, Inc. standard warranty. Production processing does not necessarily include testing of all parameters.

### NOTICE

Texas Advanced Optoelectronic Solutions, Inc. (TAOS) reserves the right to make changes to the products contained in this document to improve performance or for any other purpose, or to discontinue them without notice. Customers are advised to contact TAOS to obtain the latest product information before placing orders or designing TAOS products into systems.

TAOS assumes no responsibility for the use of any products or circuits described in this document or customer product design, conveys no license, either expressed or implied, under any patent or other right, and makes no representation that the circuits are free of patent infringement. TAOS further makes no claim as to the suitability of its products for any particular purpose, nor does TAOS assume any liability arising out of the use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages.

TEXAS ADVANCED OPTOELECTRONIC SOLUTIONS, INC. PRODUCTS ARE NOT DESIGNED OR INTENDED FOR USE IN CRITICAL APPLICATIONS IN WHICH THE FAILURE OR MALFUNCTION OF THE TAOS PRODUCT MAY RESULT IN PERSONAL INJURY OR DEATH. USE OF TAOS PRODUCTS IN LIFE SUPPORT SYSTEMS IS EXPRESSLY UNAUTHORIZED AND ANY SUCH USE BY A CUSTOMER IS COMPLETELY AT THE CUSTOMER'S RISK.

LUMENOLOGY is a registered trademark, and TAOS, the TAOS logo, and Texas Advanced Optoelectronic Solutions are trademarks of Texas Advanced Optoelectronic Solutions Incorporated.

