SDAS210C - DECEMBER 1982 - REVISED JULY 1996

- Single Down/Up Count-Control Line
- Look-Ahead Circuitry Enhances Speed of Cascaded Counters
- Fully Synchronous in Count Modes
- Asynchronously Presettable With Load Control
- Package Options Include Plastic Small-Outline (D) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs

#### description

The 'ALS191A are synchronous 4-bit reversible up/down binary counters. Synchronous counting operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincidentally with each other when instructed by the steering logic. This mode of operation eliminates the output counting spikes normally associated with asynchronous (ripple-clock) counters.

The outputs of the four flip-flops are triggered on a low-to-high-level transition of the clock (CLK) input if the count enable ( $\overline{CTEN}$ ) input is low. A high at  $\overline{CTEN}$  inhibits counting. The direction of the count is determined by the level of the down/up (D/U) input. When D/U is low, the counter counts up, and when D/U is high, the counter counts down.



NC - No internal connection

These counters feature a fully independent clock circuit. Changes at the control inputs ( $\overline{\text{CTEN}}$  and  $D/\overline{U}$ ) that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter is dictated solely by the conditions meeting the stable setup and hold times.

These counters are fully programmable. Each output can be preset to either level by placing a low on the LOAD input and entering the desired data at the data inputs. The output changes to agree with the data inputs independently of the level of the clock input. This feature allows the counters to be used as modulo-N dividers by simply modifying the count length with the preset inputs.

CLK,  $D/\overline{U}$ , and  $\overline{LOAD}$  are buffered to lower the drive requirement, which significantly reduces the loading on (current required by) clock drivers, for long parallel words.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1996, Texas Instruments Incorporated

SDAS210C – DECEMBER 1982 – REVISED JULY 1996

#### description (continued)

Two outputs are available to perform the cascading function: ripple clock and maximum/minimum count. The latter output produces a high-level output pulse with a duration approximately equal to one complete cycle of the clock while the count is minimum (0) counting down or maximum (15) counting up. The ripple-clock output ( $\overline{\text{RCO}}$ ) produces a low-level output pulse under those same conditions, but only while the clock input is low. The counter easily can be cascaded by feeding the ripple-clock output to the enable input of the succeeding counter if parallel clocking is used, or to the clock input if parallel enabling is used. The maximum/minimum count (MAX/MIN) output can be used to accomplish look ahead for high-speed operation.

The SN54ALS191A is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to  $125^{\circ}$ C. The SN74ALS191A is characterized for operation from 0°C to 70°C.

#### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, J, and N packages.



SDAS210C - DECEMBER 1982 - REVISED JULY 1996



Pin numbers shown are for the D, J, and N packages.



#### SDAS210C - DECEMBER 1982 - REVISED JULY 1996

#### typical load, count, and inhibit sequences

The following sequence is illustrated below:

- 1. Load (preset) to binary 13
- 2. Count up to 14, 15 (maximum), 0, 1, and 2
- 3. Inhibit
- 4. Count down to 1, 0 (minimum), 15, 14, and 13





SDAS210C - DECEMBER 1982 - REVISED JULY 1996

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub>                                    |                |
|--------------------------------------------------------------------|----------------|
| Input voltage, V <sub>1</sub>                                      | 7 V            |
| Operating free-air temperature range, T <sub>A</sub> : SN54ALS191A |                |
| SN74ALS191A                                                        | . 0°C to 70°C  |
| Storage temperature range, T <sub>stg</sub>                        | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions

|                 |                                |                                       | SN54ALS191A |     | SN74ALS191A |      |     | UNIT |      |  |
|-----------------|--------------------------------|---------------------------------------|-------------|-----|-------------|------|-----|------|------|--|
|                 |                                |                                       | MIN         | NOM | MAX         | MIN  | NOM | MAX  | UNIT |  |
| Vcc             | Supply voltage                 |                                       | 4.5         | 5   | 5.5         | 4.5  | 5   | 5.5  | V    |  |
| VIH             | High-level input voltage       |                                       | 2           |     |             | 2    |     |      | V    |  |
| VIL             | Low-level input voltage        |                                       |             |     | 0.7         |      |     | 0.8  | V    |  |
| IOH             | High-level output current      |                                       |             |     | -0.4        |      |     | -0.4 | mA   |  |
| IOL             | Low-level output current       |                                       |             |     | 4           |      |     | 8    | mA   |  |
| fclock          | Clock frequency                |                                       | 0           |     | 20          | 0    |     | 30   | MHz  |  |
| +               | Pulse duration                 | CLK high or low                       | 20          |     |             | 16.5 |     |      | 200  |  |
| tw              |                                | LOAD low                              | 25          |     |             | 20   |     |      | ns   |  |
|                 | Setup time                     | Data before LOAD↑                     | 25          |     |             | 20   |     |      | ns   |  |
| +               |                                | CTEN before CLK↑                      | 45          |     |             | 20   |     |      |      |  |
| t <sub>su</sub> |                                | D/U before CLK↑                       | 30          |     |             | 20   |     |      |      |  |
|                 |                                | LOAD inactive before CLK <sup>↑</sup> | 20          |     |             | 20   |     |      |      |  |
|                 | Hold time                      | Data after LOAD↑                      | 5           |     |             | 5    |     |      |      |  |
| t <sub>h</sub>  |                                | CTEN after CLK↑                       | 0           |     |             | 0    |     |      | ns   |  |
|                 |                                | D/U after CLK↑                        | 0           |     |             | 0    |     |      |      |  |
| Тд              | Operating free-air temperature |                                       | -55         |     | 125         | 0    |     | 70   | °C   |  |



SDAS210C - DECEMBER 1982 - REVISED JULY 1996

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |             | TEST CONDITIONS            |                           | SN5                | SN54ALS191A |      |                    | SN74ALS191A |       |      |
|-----------|-------------|----------------------------|---------------------------|--------------------|-------------|------|--------------------|-------------|-------|------|
|           |             |                            |                           | MIN                | TYP†        | MAX  | MIN                | TYP†        | MAX   | UNIT |
| VIK       |             | V <sub>CC</sub> = 4.5 V,   | lj = - 18 mA              |                    |             | -1.5 |                    |             | -1.5  | V    |
| VOH       |             | $V_{CC}$ = 4.5 V to 5.5 V, | I <sub>OH</sub> = -0.4 mA | V <sub>CC</sub> -2 | 2           |      | V <sub>CC</sub> -2 | 2           |       |      |
|           |             | I <sub>OL</sub> = 4 mA     |                           | 0.25               | 0.4         |      | 0.25               | 0.4         | V     |      |
| VOL       |             | $V_{CC} = 4.5 V$           | I <sub>OL</sub> = 8 mA    |                    |             |      |                    | 0.35        | 0.5   |      |
| Ιį        |             | V <sub>CC</sub> = 5.5 V,   | $V_{I} = 7 V$             |                    |             | 0.2  |                    |             | 0.1   | mA   |
| IIН       |             | V <sub>CC</sub> = 5.5 V,   | V <sub>I</sub> = 2.7 V    |                    |             | 20   |                    |             | 20    | μA   |
|           | CTEN or CLK |                            | $V_I = 0.4 V$             |                    |             | -0.2 |                    |             | -0.2  | mA   |
| ΙL        | All others  | V <sub>CC</sub> = 5.5 V,   |                           |                    |             | -0.2 |                    |             | -0.1  | mA   |
| IO‡       |             | V <sub>CC</sub> = 5.5 V,   | V <sub>O</sub> = 2.25 V   | -20                |             | -112 | -30                |             | - 112 | mA   |
| ICC       |             | V <sub>CC</sub> = 5.5 V,   | All inputs at 0           |                    | 12          | 22   |                    | 12          | 22    | mA   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.
<sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, I<sub>OS</sub>.

#### switching characteristics (see Figure 1)

| PARAMETER        | FROM<br>(OUTPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 4.5 V to 5.5 V,<br>C <sub>L</sub> = 50 pF,<br>R <sub>L</sub> = 500 Ω,<br>T <sub>A</sub> = MIN to MAX§ |     |             |     | UNIT |
|------------------|------------------|----------------|-------------------------------------------------------------------------------------------------------------------------|-----|-------------|-----|------|
|                  |                  |                | SN54ALS191A                                                                                                             |     | SN74ALS191A |     |      |
|                  |                  |                | MIN                                                                                                                     | MAX | MIN         | MAX |      |
| f <sub>max</sub> |                  |                | 20                                                                                                                      |     | 30          |     | MHz  |
| <sup>t</sup> PLH | LOAD             | Any Q          | 7                                                                                                                       | 37  | 7           | 30  | ns   |
| <sup>t</sup> PHL | LUAD             |                | 8                                                                                                                       | 34  | 8           | 30  |      |
| <sup>t</sup> PLH |                  | Ami O          | 3                                                                                                                       | 25  | 3           | 21  | ns   |
| <sup>t</sup> PHL | A, B, C, D       | Any Q          | 4                                                                                                                       | 25  | 4           | 21  | 115  |
| <sup>t</sup> PLH | CLK              | RCO            | 5                                                                                                                       | 24  | 5           | 20  | ns   |
| <sup>t</sup> PHL |                  |                | 5                                                                                                                       | 25  | 5           | 20  |      |
| <sup>t</sup> PLH | CLK              | Any Q          | 3                                                                                                                       | 26  | 3           | 18  | ns   |
| <sup>t</sup> PHL | ULK              |                | 3                                                                                                                       | 22  | 3           | 18  |      |
| <sup>t</sup> PLH | CLK              | MAX/MIN        | 8                                                                                                                       | 37  | 8           | 31  | ns   |
| <sup>t</sup> PHL | CLK              |                | 8                                                                                                                       | 34  | 8           | 31  | 115  |
| <sup>t</sup> PLH |                  |                | 8                                                                                                                       | 45  | 8           | 37  | ns   |
| <sup>t</sup> PHL | D/U              | RCO            | 10                                                                                                                      | 36  | 10          | 28  |      |
| <sup>t</sup> PLH |                  | MAX/MIN        | 8                                                                                                                       | 35  | 8           | 25  | ns   |
| <sup>t</sup> PHL | D/U              |                | 8                                                                                                                       | 30  | 8           | 25  | 115  |
| <sup>t</sup> PLH | CTEN             | RCO            | 4                                                                                                                       | 21  | 4           | 18  |      |
| <sup>t</sup> PHL | UTEN             | RUU            | 4                                                                                                                       | 23  | 4           | 18  | ns   |

§ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.



SDAS210C - DECEMBER 1982 - REVISED JULY 1996



NOTES: A. CL includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. When measuring propagation delay items of 3-state outputs, switch S1 is open.
- D. All input pulses have the following characteristics: PRR  $\leq$  1 MHz, t<sub>f</sub> = t<sub>f</sub> = 2 ns, duty cycle = 50%.
- E. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuits and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated