SLLS163B - JULY 1993 - REVISED JANUARY 2000

- Meet or Exceed EIA Standard RS-485
- Designed for High-Speed Multipoint Transmission on Long Bus Lines in Noisy Environments
- Support Data Rates up to and Exceeding Ten Million Transfers Per Second
- Common-Mode Output Voltage Range of -7 V to 12 V
- Positive- and Negative-Current Limiting
- Low Power Consumption . . . 1.5 mA Max (Output Disabled)
- Functionally Interchangeable With SN75172

### description

The SN65LBC172 and SN75LBC172 are monolithic quadruple differential line drivers with 3-state outputs. Both devices are designed to meet the requirements of EIA Standard RS-485. These devices are optimized for balanced multipoint bus transmission at data rates up to and exceeding 10 million bits per second. Each driver features wide positive and negative commonmode output voltage ranges, current limiting, and thermal-shutdown circuitry making it suitable for party-line applications in noisy environments. Both devices are designed using LinBiCMOS™, facilitating ultra-low power consumption and inherent robustness.

Both the SN65LBC172 and SN75LBC172 provide positive- and negative-current limiting and thermal shutdown for protection from line fault conditions on the transmission bus line. These devices offer optimum performance when used with the SN75LBC173 or SN75LBC175 quadruple line receivers. The SN65LBC172 and SN75LBC172 are available in the 16-pin DIP package (N) and the 20-pin wide-body small-outline inline-circuit (SOIC) package (DW).

The SN75LBC172 is characterized for operation over the commercial temperature range of  $0^{\circ}$ C to  $70^{\circ}$ C. The SN65LBC172 is characterized over the industrial temperature range of  $-40^{\circ}$ C to  $85^{\circ}$ C.

#### N PACKAGE (TOP VIEW)



# DW PACKAGE (TOP VIEW)



NC - No internal connection

# FUNCTION TABLE (each driver)

| INPUT | ENABLES |   | OUTPUTS |   |  |
|-------|---------|---|---------|---|--|
| Α     | G       | G | Υ       | Z |  |
| Н     | Н       | Х | Н       | L |  |
| L     | Н       | Χ | L       | Н |  |
| Н     | Χ       | L | Н       | L |  |
| L     | X       | L | L       | Н |  |
| x     | L       | Н | Z       | Z |  |

H = high level, L = low level,

X = irrelevant, Z = high impedance (off)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

LinBiCMOS is a trademark of Texas Instruments Incorporated.



SLLS163B – JULY 1993 – REVISED JANUARY 2000

### logic symbol†



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

Pin numbers shown are for the N package.

### logic diagram (positive logic)



## schematic diagrams of inputs and outputs



SLLS163B - JULY 1993 - REVISED JANUARY 2000

#### absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub> (see Note 1)                | 0.3 V to 7 V                     |
|-------------------------------------------------------------------|----------------------------------|
| Output voltage range, VO                                          |                                  |
| Voltage range at A, G, G                                          | 0.3 V to V <sub>CC</sub> + 0.5 V |
| Continuous power dissipation                                      | Internally limited‡              |
| Operating free-air temperature range, T <sub>A</sub> : SN65LBC172 | –40°C to 85°C                    |
| SN75LBC172                                                        | 0°C to 70°C                      |
| Storage temperature range, T <sub>stq</sub>                       | –65°C to 150°C                   |
| Lead temperature 1.6 mm (1/16 inch) from case for 10 second       | s 260°C                          |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions

|                                                             |                                          |     | NOM | MAX       | UNIT    |
|-------------------------------------------------------------|------------------------------------------|-----|-----|-----------|---------|
| Supply voltage, V <sub>CC</sub>                             | ply voltage, V <sub>CC</sub>             |     |     | 5.25      | V       |
| High-level input voltage, VIH                               |                                          | 2   |     |           | V       |
| Low-level input voltage, V <sub>IL</sub>                    | .ow-level input voltage, V <sub>IL</sub> |     |     | 0.8       | V       |
| Voltage at any bus terminal (separately or common mode), VO | Y or Z                                   |     |     | 12        | V       |
| Voltage at any bus terminar (separately or common mode), vo | 1 01 2                                   |     |     | -7        | V       |
| High-level output current, IOH                              | Y or Z                                   |     | -60 |           | mA      |
| Low-level output current, IOL                               | Y or Z                                   |     |     | 60        | mA      |
| Continuous total power dissipation                          | See Dissipatio                           |     |     | on Rating | g Table |
| Operating free six temperature T.                           | SN65LBC172                               | -40 |     | 85        | °C      |
| Operating free-air temperature, T <sub>A</sub>              | SN75LBC172                               | 0   |     | 70        |         |

#### **DISSIPATION RATING TABLE**

| PACKAGE | $T_{\mbox{A}} \le 25^{\circ}\mbox{C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|----------------------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|
| DW      | 1125 mW                                            | 9.0 mW/°C                                      | 720 mW                                | 585 mW                                |
| N       | 1150 mW                                            | 9.2 mW/°C                                      | 736 mW                                | 598 mW                                |



<sup>&</sup>lt;sup>‡</sup> The maximum operating junction temperature is internally limited. Use the dissipation rating table to operate below this temperature. NOTE 1: All voltage values are with respect to GND.

SLLS163B – JULY 1993 – REVISED JANUARY 2000

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER         |                                                    | TEST CONDITIONS                                |                                       | MIN | TYP <sup>†</sup> | MAX     | UNIT |
|-------------------|----------------------------------------------------|------------------------------------------------|---------------------------------------|-----|------------------|---------|------|
| VIK               | Input clamp voltage                                | I <sub>I</sub> = -18 mA                        |                                       |     |                  | -1.5    | V    |
|                   | Differential output voltage <sup>‡</sup>           | R <sub>L</sub> = 54 $\Omega$ ,<br>See Figure 1 | SN65LBC172                            | 1.1 | 1.8              | 5       | V    |
|                   |                                                    |                                                | SN75LBC172                            | 1.5 | 1.8              | 5       |      |
| IVODI             |                                                    | $R_L = 60 \Omega$ ,                            | SN65LBC172                            | 1.1 | 1.7              | 5       |      |
|                   |                                                    | See Figure 2                                   | SN75LBC172                            | 1.5 | 1.7              | 5       |      |
| Δ V <sub>OD</sub> | Change in magnitude of common-mode output voltage§ |                                                |                                       |     |                  | ±0.2    | V    |
| Voc               | Common-mode output voltage                         | $R_L$ = 54 Ω, See Figure 1                     |                                       |     |                  | 3<br>-1 | ٧    |
| Δ VOC             | Change in magnitude of common-mode output voltage§ |                                                |                                       |     |                  | ±0.2    | V    |
| IO                | Output current with power off                      | $V_{CC} = 0$ ,                                 | $V_0 = -7 \text{ V to } 12 \text{ V}$ |     |                  | ±100    | μΑ   |
| loz               | High-impedance-state output current                | V <sub>O</sub> = -7 V to 12 V                  |                                       |     |                  | ±100    | μΑ   |
| lн                | High-level input current                           | V <sub>I</sub> = 2.4 V                         |                                       |     |                  | -100    | μΑ   |
| I <sub>IL</sub>   | Low-level input current                            | V <sub>I</sub> = 0.4 V                         |                                       |     |                  | -100    | μΑ   |
| los               | Short-circuit output current                       | $V_0 = -7 \text{ V to } 12 \text{ V}$          |                                       |     |                  | ±250    | mA   |
| laa               | Supply current (all drivers)                       | No load                                        | Outputs enabled                       |     |                  | 7       | mA   |
| ICC               |                                                    | INO IOAO                                       | Outputs disabled                      |     |                  | 1.5     | IIIA |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .

## switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$

| PARAMETER           |                                     | TEST CONDITIONS      |              | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------------|----------------------|--------------|-----|-----|-----|------|
| t <sub>d</sub> (OD) | Differential output delay time      | $R_1 = 54 \Omega$    | See Figure 3 | 2   | 11  | 20  | ns   |
| t <sub>t</sub> (OD) | Differential output transition time | KL = 54 12,          | See Figure 3 | 10  | 15  | 25  | ns   |
| <sup>t</sup> PZH    | Output enable time to high level    | $R_L = 110 \Omega$ , | See Figure 4 |     |     | 30  | ns   |
| tPZL                | Output enable time to low level     | $R_L = 110 \Omega$ , | See Figure 5 |     |     | 30  | ns   |
| t <sub>PHZ</sub>    | Output disable time from high level | $R_L = 110 \Omega$ , | See Figure 4 |     |     | 50  | ns   |
| t <sub>PLZ</sub>    | Output disable time from low level  | $R_L = 110 \Omega$ , | See Figure 5 |     |     | 30  | ns   |

<sup>&</sup>lt;sup>‡</sup> The minimum V<sub>OD</sub> specification does not fully comply with EIA-485 at operating temperatures below 0°C. The lower output signal should be used to determine the maximum signal-transmission distance.

<sup>§</sup> Δ|V<sub>OD</sub>| and Δ|V<sub>OC</sub>| are the changes in magnitude of V<sub>OD</sub> and V<sub>OC</sub>, respectively, that occur when the input changes from a high level to a low level.

#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Differential and Common-Mode Output Voltages



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, duty cycle = 50%,  $t_{\Gamma} \leq$  5 ns,  $t_{\Gamma} \leq$  6 ns,  $t_{\Gamma} \leq$  6 ns,  $t_{\Gamma} \leq$  7 ns,  $t_{\Gamma} \leq$  7 ns,  $t_{\Gamma} \leq$  7 ns,  $t_{\Gamma} \leq$  8 ns,  $t_{\Gamma} \leq$  8 ns,  $t_{\Gamma} \leq$  9 ns,
  - B. C<sub>L</sub> includes probe and stray capacitance.

Figure 2. Driver V<sub>OD</sub> Test Circuit



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, duty cycle = 50%,  $t_{\Gamma} \leq$  5 ns,  $t_{\Gamma} \leq$  6 ns,  $t_{\Gamma} \leq$  6 ns,  $t_{\Gamma} \leq$  7 ns,  $t_{\Gamma} \leq$  7 ns,  $t_{\Gamma} \leq$  7 ns,  $t_{\Gamma} \leq$  8 ns,  $t_{\Gamma} \leq$  8 ns,  $t_{\Gamma} \leq$  9 ns,
  - B. C<sub>L</sub> includes probe and stray capacitance.

Figure 3. Driver Differential-Output Test Circuit and Delay and Transition-Time Waveforms

#### PARAMETER MEASUREMENT INFORMATION



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, duty cycle = 50%,  $t_{f} \leq$  5 ns,  $Z_{O} =$  50  $\Omega$ .
  - B. C<sub>L</sub> includes probe and stray capacitance.

Figure 4. tpzH and tpHZ Test Circuit and Voltage Waveforms



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, duty cycle = 50%,  $t_{\Gamma} \leq$  5 ns,  $t_{\Gamma} \leq$  6 ns,  $t_{\Gamma} \leq$  6 ns,  $t_{\Gamma} \leq$  7 ns,  $t_{\Gamma} \leq$  7 ns,  $t_{\Gamma} \leq$  7 ns,  $t_{\Gamma} \leq$  8 ns,  $t_{\Gamma} \leq$  8 ns,  $t_{\Gamma} \leq$  9 ns,
  - B. C<sub>L</sub> includes probe and stray capacitance.
  - C. To test the active-low enable  $\overline{G}$ , ground G and apply an inverted waveform to  $\overline{G}$ .

Figure 5. tpZL and tpLZ Test Circuit and Waveforms

#### TYPICAL CHARACTERISTICS









#### **TYPICAL CHARACTERISTICS**



PROPAGATION DELAY TIME, **DIFFERENTIAL OUTPUT** FREE-AIR TEMPERATURE t <sub>pd(DO)</sub>- Propagation Delay Time, Differential Output - ns 14  $R_L = 54 \Omega$  $C_L = 50 pF$ 13  $V_{CC} = 5 V$ 12 11 10 9 8 7 6 5 -60 -40 -20 20 100 40 60 80 T<sub>A</sub> – Free-Air Temperature – °C Figure 11

SLLS163B - JULY 1993 - REVISED JANUARY 2000

#### **MECHANICAL DATA**

#### DW (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE

#### **16 PIN SHOWN**



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013



SLLS163B - JULY 1993 - REVISED JANUARY 2000

#### **MECHANICAL DATA**

#### N (R-PDIP-T\*\*)

#### PLASTIC DUAL-IN-LINE PACKAGE

#### **16 PIN SHOWN**



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Falls within JEDEC MS-001 (20 pin package is shorter then MS-001.)

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated