

# SCSI Active Terminator

## **FEATURES**

- Complies with SCSI, SCSI-2
  Standards
- 10pF Channel Capacitance During Disconnect
- Active Termination for 18 Lines
- Logic Command Disconnects all Termination Lines
- Low Supply Current in Disconnect Mode
- Trimmed Regulator for Accurate
  Termination Current
- Current Limit and Thermal Shutdown Protection
- 110 Ohm Termination
- Meets SCSI Hot Plugging

#### TRMPWR BEG 4.0V-5.25V Termpwr **110 Ω** LINE1 Termowr Current Limit Thermal Shutdown **110 Ω** 10 u A LINE2 Termpwr 1.5/1.3V Π 2.9V Disconnect Bandgap Comparator Reference 110Ω LINE18 Internal Bias GND DISCNCT (Low=Connect) UDG-94060

# **BLOCK DIAGRAM**

# DESCRIPTION

The UC5601 provides precision resistive pull-up to a 2.9V reference for all 18 lines in a Small Computer Systems Interface (SCSI) bus cable. The SCSI-2 standard recommends active termination at both ends of every cable segment utilizing single ended drivers and receivers.

Internal circuit trimming is utilized, first to reduce resistor tolerances to  $\pm 3\%$  and then to adjust the regulator's output voltage to insure termination current accuracy of  $\pm 3\%$ .

The UC5601 provides a disconnect feature which, upon a logic command, disconnects all terminating resistors, and turns off the regulator; greatly reducing standby power.

Other features include negative clamping on all signal lines, 20mA of active negation sink current capability, regulator current limiting, and thermal shutdown protection.

This device is offered in low thermal resistance versions of the industry standard 28 pin wide body SOIC and PLCC, as well as a 24 pin DIL plastic package.

# **ABSOLUTE MAXIMUM RATINGS**

| Termpwr Voltage+7V                                             |
|----------------------------------------------------------------|
| Signal Line Voltage 0V to +7V                                  |
| Regulator Output Current                                       |
| Storage Temperature                                            |
| Operating Temperature                                          |
| Lead Temperature (Soldering, 10 Sec.)+300°C                    |
| Unless otherwise specified all voltages are with respect to    |
| Ground. Currents are positive into, negative out of the speci- |
| fied terminal.                                                 |
| Consult Packaging Section of Unitrode Integrated Circuits dat- |

abook for thermal limitations and considerations of packages.

### **RECOMMENDED OPERATING CONDITIONS**

| Termpwr Voltage 4.0V to 5.25V          |  |
|----------------------------------------|--|
| Signal Line Voltage 0V to +3V          |  |
| Disconnect Input Voltage 0V to Termpwr |  |

# **CONNECTION DIAGRAMS**



<sup>\*</sup> QP package pins 12 - 18 serve as both heatsink and signal ground.

| DIL-24 (Top View<br>N or J Package | /) |           |
|------------------------------------|----|-----------|
|                                    |    |           |
|                                    |    | 24 GND    |
| LINE1 2                            |    | 23 LINE18 |
| LINE2 3                            |    | 22 LINE17 |
| N/C 4                              |    | 21 N/C    |
| LINE3 5                            |    | 20 LINE16 |
| LINE4 6                            |    | 19 LINE15 |
| LINE5 7                            |    | 18 LINE14 |
| LINE6 8                            |    | 17 LINE13 |
| LINE7 9                            |    | 16 LINE12 |
| LINE8 10                           |    | 15 LINE11 |
| LINE9 11                           |    | 14 LINE10 |
| TRMPWR 12                          |    | 13 REG    |
|                                    |    |           |





\* DWP package pin 28 serves as signal ground; pins 7, 8, 9, 20, 21, 22 serve as heatsink/ground.

#### **ELECTRICAL CHARACTERISTICS** Unless otherwise stated, these specifications apply for $T_A = 0^{\circ}C$ to $70^{\circ}C$ . TRMPWR = 4.75V, DISCNCT = 0V. TA = TJ.

| PARAMETER                             | TEST CONDITIONS                |                                                   |                   | MIN   | TYP   | MAX   | UNITS |
|---------------------------------------|--------------------------------|---------------------------------------------------|-------------------|-------|-------|-------|-------|
| Supply Current Section                |                                |                                                   |                   |       |       |       | -     |
| Termpwr Supply Current                | All termination lines = Open   |                                                   |                   |       | 17    | 25    | mA    |
| All termination lines = 0.5V          |                                |                                                   |                   | 400   | 430   | mA    |       |
| Power Down Mode                       | DISCNCT = Open                 |                                                   |                   |       | 100   | 150   | μA    |
| <b>Output Section (Termination Li</b> | ines)                          |                                                   |                   |       |       |       |       |
| Termination Impedance                 | $\Delta$ ILINE = -5mA to -15mA |                                                   |                   | 107   | 110   | 113   | Ω     |
| Output High Voltage                   | VTRMPWR = $4V$ (               | Note 1)                                           |                   | 2.65  | 2.9   |       | V     |
| Max Output Current                    |                                |                                                   |                   | -21.1 | -21.7 | -22.4 | mA    |
|                                       | VLINE = 0.5V, TR               | VLINE = 0.5V, TRMPWR = 4V (Note 1)                |                   |       | -21.7 | -22.4 | mA    |
| Output Clamp Level                    | ILINE = -30mA                  |                                                   |                   | -0.2  | -0.05 | 0.1   | V     |
| Output Leakage                        |                                |                                                   | VLINE = 0 to $4V$ |       | 10    | 400   | nA    |
|                                       | DISCNCT = 4V                   |                                                   | VLINE = 5.25V     |       |       | 100   | μA    |
|                                       |                                | TRMPWR = 0V to $5.25V$ ,<br>VLINE = 0V to $5.25V$ | REG = Open        |       | 10    | 400   | nA    |
| Output Capacitance                    | DISCNCT = Open (Note 2)        |                                                   |                   |       | 10    | 12    | pF    |
| Regulator Section                     |                                |                                                   |                   |       |       |       | -     |
| Regulator Output Voltage              |                                |                                                   |                   | 2.8   | 2.9   | 3.0   | V     |
| Line Regulation                       | TRMPWR = 4V to 6V              |                                                   |                   |       | 10    | 20    | mV    |
| Load Regulation                       | IREG = 0 to -400mA             |                                                   |                   |       | 20    | 50    | mV    |
| Drop Out Voltage                      | All Termination Lines = 0.5V   |                                                   |                   |       | 1.0   | 1.2   | V     |
| Short Circuit Current                 | VREG = 0V                      |                                                   |                   | -450  | -650  | -850  | mA    |
| Current Sink Capability               | VREG = 3.5V                    |                                                   |                   | 8     | 20    | 25    | mA    |
| Thermal Shutdown                      |                                |                                                   |                   |       | 170   |       | °C    |
| Disconnect Section                    |                                |                                                   |                   |       |       |       |       |
| Disconnect Threshold                  |                                |                                                   |                   | 1.3   | 1.5   | 1.7   | V     |
| Threshold Hysteresis                  |                                |                                                   |                   | 100   | 160   | 250   | mV    |
| Input Current                         | DISCNCT = 0V                   |                                                   |                   |       | 10    | 15    | μA    |

Note 1: Measuring each termination line while other 17 are low (0.5V).

Note 2: Guaranteed by design. Not 100% tested in production.

# THERMAL DATA

| QP package: (see packaging section of UICC data book for more details on thermal performance)                                                                    |             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| Thermal Resistance Junction to Leads, $\theta j L$                                                                                                               | 15°C/W      |
| Thermal Resistance Junction to Ambient, θja                                                                                                                      | 30°-40°C/W  |
| DWP package:                                                                                                                                                     |             |
| Thermal Resistance Junction to Leads, θjL                                                                                                                        | 18°C/W      |
| Thermal Resistance Junction to Ambient, $\theta$ ja                                                                                                              | 33°-43°C/W  |
| J package:                                                                                                                                                       |             |
| Thermal Resistance Junction to Leads, $\theta j L$                                                                                                               | 40°C/W      |
| Thermal Resistance Junction to Ambient, $\theta$ ja                                                                                                              | 75°-85°C/W  |
| N package:                                                                                                                                                       |             |
| Thermal Resistance Junction to Leads, $\theta j L$                                                                                                               | 50°C/W      |
| Thermal Resistance Junction to Ambient, $\theta ja \dots $ | 95°-105°C/W |

Note: The above numbers for  $\theta jL$  are maximums for the limiting thermal resistance of the package in a standard mounting configuration. The  $\theta ja$  numbers are meant to be guidelines for the thermal performance of the device/pc-board system. All of the above numbers assume no ambient airflow.



**Typical SCSI Bus Configuration Using the UC5601** 

# A Look at the Response of a SCSI-2 Cable

Figure 1 shows a single line of a SCSI cable. The driver is an open colletor type which when asserted pulls low, and when negated the termination resistance serves as the pull-up.

Figure 2 shows a worst case scenario of mid cable deassertion with a close proximity receiver. The voltage VSTEP is defined as:

VSTEP = VOL + IO Z0

- VOL = Driver Output Low Voltage
- IO = Current from Receiving Terminator
- Z0 = Cable Characteristic Impedance

$$IO = \frac{VREG - VOL}{110}$$

In the pursuit of higher data rates, sampling culd occur during this step portion, therefore it is important to ensure that the step is as high as possible to get the most noise margin. For this reason the UC5601 is trimmed so that the output current (IO) is as close as possible to the SCSI max current spec of 22.4mA. The Termination impedance is initially trimmed on the IC to 110 ohms typical, then the regulator voltage is trimmed for the highest output current to within 22.4mA.



Figure 1. A Single Line of a SCSI Cable



Figure 2. A Typical Response of a SCSI Cable

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated