#### features

- Regulated 3.3-V Output Voltage With up to 100 mA Output Current From a 1.8 V to 3.6 V Input Voltage
- Less Than 5 mV<sub>(PP)</sub> Output Voltage Ripple Achieved With Push-Pull Topology
- Integrated Low-Battery and Power-Good Detector
- Switching Frequency Can Be Synchronized to External Clock Signal
- Extends Battery Usage With up to 90% Efficiency and 35 μA Quiescent Supply Current
- Reliable System Shutdown Because Output Capacitor Is Discharged When Device Is Disabled
- Easy-To-Design, Low Cost, Low EMI Power Supply Since No Inductors Are Used

- 0.05 μA Shutdown Current, Battery Is Isolated From Load in Shutdown Mode
- Compact Converter Solution in Ultra-Small 10-pin MSOP With Only Four External Capacitors Required
- Evaluation Module Available (TPS60200EVM-145)

## applications

- Replaces DC/DC Converters With Inductors in Battery Powered Applications Like:
  - Two Battery Cells to 3.3-V Conversion
  - MP3 Portable Audio Players
  - Battery-Powered Microprocessor Systems
  - Backup-Battery Boost Converters
  - PDA's, Organizers, Cordless Phones
  - Handheld Instrumentation
  - Glucose Meters and Other Medical Instruments

## description

The TPS6020x step-up, regulated charge pumps generate a  $3.3\text{-V}\pm4\%$  output voltage from a 1.8-V to 3.6-V input voltage. The devices are typically powered by two Alkaline, NiCd or NiMH battery cells and operate down to a minimum supply voltage of 1.6 V. Continuous output current is a minimum of 100 mA for the TPS60200 and TPS60201 and 50 mA for the TPS60202 and TPS60203, all from a 2-V input. Only four external capacitors are needed to build a complete low-ripple dc/dc converter. The push-pull operating mode of two single-ended charge pumps assures the low output voltage ripple as current is continuously transferred to the output.



Figure 1. Typical Application Circuit
With Low-Battery Warning





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLVS274 - MARCH 2000

## description (continued)

The devices operate in the newly developed LinSkip mode. In this operating mode, the device switches seamlessly from the power saving pulse-skip mode at light loads to the low-noise constant-frequency, linear-regulation mode once the output current exceeds the LinSkip threshold of about 7-mA. Even in pulse-skip mode the output ripple is maintained at a very low level because the output resistance of the charge pump is still regulated.

Three operating modes can be programmed using the EN pin. EN = low disables the device, shuts down all internal circuits and disconnects the output from the input. EN = high enables the device and programs it to run from the internal oscillator. The devices operate synchronized to an external clock signal if EN is clocked; thus switching harmonics can be controlled and minimized. The devices include a low-battery detector that issues a warning if the battery voltage drops below a user-defined threshold voltage or a power-good detector that goes active when the output voltage reaches about 90% of its nominal value.

Device options with either a low-battery or power good detector are available. This dc/dc converter requires no inductors therefore EMI of the system is reduced to a minimum. It is available in the small 10-pin MSOP package (DGS).

## DGS PACKAGES



#### **AVAILABLE OPTIONS**

| TA            | PART NUMBER† | MARKING<br>DGS<br>PACKAGE | OUTPUT<br>CURRENT<br>(mA) | OUTPUT<br>VOLTAGE<br>(V) | DEVICE FEATURES      |
|---------------|--------------|---------------------------|---------------------------|--------------------------|----------------------|
|               | TPS60200DGS  | AEX                       | 100                       | 3.3                      | Low-battery detector |
| -40°C to 85°C | TPS60201DGS  | AEY                       | 100                       | 3.3                      | Power-good detector  |
| -40 C to 65 C | TPS60202DGS  | AEZ                       | 50                        | 3.3                      | Low-battery detector |
|               | TPS60203DGS  | AFA                       | 50                        | 3.3                      | Power-good detector  |

The DGS package is available taped and reeled. Add R suffix to device type (e.g. TPS60200DGSR) to order quantities of 3000 devices per reel.



# functional block diagrams

# TPS60200 and TPS60202 with low-battery detector



# TPS60201 and TPS60203 with power-good detector



SLVS274 - MARCH 2000

#### **Terminal Functions**

| TERMINAL |     | 1/0 | DECORIDATION                                                                                                                                                                                                                                                                                                                       |
|----------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                        |
| C1+      | 4   |     | Positive terminal of the flying capacitor C1                                                                                                                                                                                                                                                                                       |
| C1-      | 3   |     | Negative terminal of the flying capacitor C1                                                                                                                                                                                                                                                                                       |
| C2+      | 6   |     | Positive terminal of the flying capacitor C2                                                                                                                                                                                                                                                                                       |
| C2-      | 8   |     | Negative terminal of the flying capacitor C2                                                                                                                                                                                                                                                                                       |
|          |     |     | Device-enable input. Three operating modes can be programmed with the EN pin.                                                                                                                                                                                                                                                      |
| EN       | 9   | ١.  | <ul> <li>EN = Low disables the device. Output and input are isolated in the shutdown mode and the output capacitor is<br/>automatically discharged.</li> </ul>                                                                                                                                                                     |
| EIN      | 9   | '   | EN = High lets the device run from the internal oscillator.                                                                                                                                                                                                                                                                        |
|          |     |     | <ul> <li>If an external clock signal is applied to the EN pin, the device is in Sync-Mode and runs synchronized at the<br/>frequency of the external clock signal.</li> </ul>                                                                                                                                                      |
| GND      | 2   |     | Ground                                                                                                                                                                                                                                                                                                                             |
| IN       | 7   | I   | Supply input. Bypass IN to GND with a capacitor of the same size as C <sub>0</sub> .                                                                                                                                                                                                                                               |
| LBI/GND  | 1   | -   | Low-battery detector input for TPS60200 and TPS60202. A low-battery warning is generated at the LBO pin when the voltage on LBI drops below the threshold of 1.18 V. Connect LBI to GND if the low-battery detector function is not used. For the devices TPS60201 and TPS60203, this pin has to be connected to ground (GND pin). |
| LBO/PG   | 10  | 0   | Open-drain low-battery detector output for TPS60200 and TPS60202. This pin is pulled low if the voltage on LBI drops below the threshold of 1.18 V. A pullup resistor should be connected between LBO and OUT or any other logic supply rail that is lower than 3.6 V.                                                             |
| LBO/PG   | 10  | J   | Open-drain power-good detector output for TPS60201 and TPS60203. As soon as the voltage on OUT reaches about 90% of it is nominal value this pin goes active high. A pullup resistor should be connected between PG and OUT or any other logic supply rail that is lower than 3.6 V.                                               |
| OUT      | 5   | 0   | Regulated 3.3-V power output. Bypass OUT to GND with the output filter capacitor C <sub>0</sub> .                                                                                                                                                                                                                                  |

## detailed description

## operating principle

The TPS6020x charge pumps provide a regulated 3.3 V output from a 1.8 V to 3.6 V input. They deliver up to 100 mA load current while maintaining the output at 3.3 V  $\pm$  4%. Designed specifically for space critical battery powered applications, the complete converter requires only four external capacitors. The device is using the push-pull topology to achieve lowest output voltage ripple. The converter is also optimized for smallest board space. It makes use of small sized capacitors, with the highest output current rating per output capacitance and package size.

The TPS6020x circuits consist of an oscillator, a 1.18 V voltage reference, an internal resistive feedback circuit, an error amplifier, two charge pump power stages with high current MOSFET switches, a shutdown/start-up circuit, a control circuit, and an auto-discharge transistor (see functional block diagrams).

#### push-pull operating mode

The two single-ended charge pump power stages operate in the so-called push-pull operating mode, i.e. they operate with a  $180^{\circ}$ C phase shift. Each single-ended charge pump transfers charge into its transfer capacitor (C1 or C2) in one half of the period. During the other half of the period (transfer phase), the transfer capacitor is placed in series with the input to transfer its charge to  $C_0$ . While one single-ended charge pump is in the charge phase, the other one is in the transfer phase. This operation assures an almost constant output current which ensures a low output ripple.

If the clock were to run continuously, this process would eventually generate an output voltage equal to two times the input voltage (hence the name voltage doubler). In order to provide a regulated fixed output voltage of 3.3 V, the TPS6020x devices use either pulse-skip or constant-frequency linear-regulation control mode. The mode is automatically selected based on the output current. If the load current is below the LinSkip current threshold, it switches into the power-saving pulse-skip mode to boost efficiency at low output power.



SLVS274 - MARCH 2000

## detailed description (continued)

#### constant-frequency mode

When the output current is higher then the LinSkip current threshold, the charge pump runs continuously at the switching frequency  $f_{(OSC)}$ . The control circuit, fed from the error amplifier, controls the charge on C1 and C2 by controlling the gates and hence the  $r_{DS(ON)}$  of the integrated MOSFETs. When the output voltage decreases, the gate drive increases, resulting in a larger voltage across C1 and C2. This regulation scheme minimizes output ripple. Since the device switches continuously, the output signal contains well-defined frequency components, and the circuit requires smaller external capacitors for a given output ripple. However, constant-frequency mode, due to higher operating current, is less efficient at light loads. For this reason, the device switches seamlessly into the pulse-skip mode when the output current drops below the LinSkip current threshold.

#### pulse-skip mode

The regulator enters the pulse-skip mode when the output current is lower than the LinSkip current threshold of 7 mA. In the pulse-skip mode, the error amplifier disables switching of the power stages when it detects an output voltage higher than 3.3 V. The controller skips switching cycles until the output voltage drops below 3.3 V. Then the error amplifier reactivates the oscillator and switching of the power stages starts again. A 30 mV output voltage offset is introduced in this mode.

The pulse-skip regulation mode minimizes operating current because it does not switch continuously and deactivates all functions except the voltage reference and error amplifier when the output is higher than 3.3 V. Even in pulse-skip mode the  $r_{DS(ON)}$  of the MOSFETs is controlled. This way the energy per switching cycle that is transferred by the charge pump from the input to the output is limited to the minimum that is necessary to sustain a regulated output voltage, with the benefit that the output ripple is kept to a minimum. When switching is disabled from the error amplifier, the load is also isolated from the input.

#### start up, shutdown, and auto-discharge

During start-up, i.e. when EN is set from logic low to logic high, the output capacitor is directly connected to IN and charged up with a limited current until the output voltage  $V_O$  reaches  $0.8 \times V_I$ . When the start-up comparator detects this limit, the converter begins switching. This precharging of the output capacitor guarantees a short start-up time. In addition, the inrush current into an empty output capacitor is limited. The converter can start into a full load, which is defined by a  $33-\Omega$  or  $66-\Omega$  resistor, respectively.

Driving EN low disables the converter. This disables all internal circuits and reduces the supply current to only  $0.05\,\mu\text{A}$ . The device exits shutdown once EN is set high. When the device is disabled, the load is isolated from the input. This is an important feature in battery operated products because it extends the products shelf life.

Additionally, the output capacitor will automatically be discharged after EN is taken low. This ensures that the system, when switched off, is in a stable and reliable condition since the supply voltage is removed from the supply pins.

## synchronization to an external clock signal

The operating frequency of the charge pump is limited to 400 kHz in order to avoid interference in the sensitive 455 kHz IF band. The device can either run from the integrated oscillator, or an external clock signal can be used to drive the charge pump. The maximum frequency of the external clock signal is 800 kHz. The switching frequency used internally to drive the charge pump power stages is half of the external clock frequency. The external clock signal is applied to the EN-pin. The device will switch off if the signal on EN is hold low for more than  $10~\mu s$ .

When the load current drops below the LinSkip current threshold, the devices will enter the pulse-skip mode but stay synchronized to the external clock signal.



SLVS274 - MARCH 2000

## detailed description (continued)

## low-battery detector (TPS60200 and TPS60202)

The low-battery comparator trips at 1.18 V  $\pm$  4% when the voltage on pin LBI ramps down. The voltage V<sub>(TRIP)</sub> at which the low-battery warning is issued can be adjusted with a resistive divider as shown in Figure 2. The sum of resistors R1 and R2 is recommended to be in the 100 k $\Omega$  to 1 M $\Omega$  range. When choosing R1 and R2, be aware of the input leakage current into the LBI pin.

LBO is an open drain output. An external pullup resistor to OUT, or any other voltage rail in the appropriate range, in the 100 k $\Omega$  to 1 M $\Omega$  range is recommended. During start-up, the LBO output signal is invalid for the first 500  $\mu$ s. LBO is high impedance when the device is disabled. If the low-battery comparator function is not used, connect LBI to ground and leave LBO unconnected. The low-battery detector is disabled when the device is switched off.



Figure 2. Programming of the Low-Battery Comparator Trip Voltage

A 100 nF ceramic capacitor should be connected in parallel to R2 if large line transients are expected. These voltage drops can inadvertently trigger the low-battery comparator and produce a wrong low-battery warning signal at the LBO pin.

Formulas to calculate the resistive divider for low-battery detection, with  $V_{LBI}$  = 1.13 V to 1.23 V and the sum of resistors R1 and R2 equal 1 M $\Omega$ :

$$R2 = 1 M\Omega \times \frac{V_{LBI}}{V_{Bat}}$$
 (1)

$$R1 = 1 M\Omega - R2 \tag{2}$$

Formulas to calculate the minimum and maximum battery voltage:

$$V_{Bat(min)} = V_{LBI(min)} \times \frac{R1_{(min)} + R2_{(max)}}{R2_{(max)}}$$
(3)

$$V_{Bat(max)} = V_{LBI(max)} \times \frac{R1_{(max)} + R2_{(min)}}{R2_{(min)}}$$
(4)

SI VS274 - MARCH 2000

# detailed description (continued)

Table 1. Recommended Values for the Resistive Divider From the E96 Series (±1%)

| VIN/V | R1/kΩ | <b>R2/k</b> Ω | VTRIP(MIN)/V | V <sub>TRIP(MAX)</sub> /V |
|-------|-------|---------------|--------------|---------------------------|
| 1.6   | 267   | 750           | 1.524        | 1.677                     |
| 1.7   | 301   | 681           | 1.620        | 1.785                     |
| 1.8   | 340   | 649           | 1.710        | 1.887                     |
| 1.9   | 374   | 619           | 1.799        | 1.988                     |
| 2.0   | 402   | 576           | 1.903        | 2.106                     |

## power-good detector (TPS60201 and TPS60203)

The power-good output is an open-drain output that pulls low when the output is out of regulation. When the output rises to within 90% of its nominal voltage, the power-good output is released. Power-good is high impedance in shutdown. In normal operation, an external pullup resistor must be connected between PG and OUT, or any other voltage rail in the appropriate range. The resistor should be in the 100 k $\Omega$  to 1 M $\Omega$  range. If the PG output is not used, it should remain unconnected.

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Voltage range:                               | IN, OUT, EN, LBI, LBO, PG to GND |                                              |  |  |  |
|----------------------------------------------|----------------------------------|----------------------------------------------|--|--|--|
|                                              | C1+, C2+ to GND                  | $-0.3 \text{ V to } (V_{O} + 0.3 \text{ V})$ |  |  |  |
|                                              | C1-, C2- to GND                  | $-0.3 \text{ V to } (V_1 + 0.3 \text{ V})$   |  |  |  |
| Continuous total                             | power dissipation                | See dissipation rating table                 |  |  |  |
| Continuous outp                              | ut current TPS60200, TPS60201    | 150 mA                                       |  |  |  |
| Continuous output current TPS60202, TPS60203 |                                  |                                              |  |  |  |
| Storage tempera                              | iture range, T <sub>sta</sub>    | –55°C to 150°C                               |  |  |  |
|                                              | on temperature. Ti               |                                              |  |  |  |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATING TABLE 1 FREE-AIR TEMPERATURE**

| PACKAGE | T <sub>A</sub> ≤ 25°C | DERATING FACTOR             | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |
|---------|-----------------------|-----------------------------|-----------------------|-----------------------|
|         | POWER RATING          | ABOVE T <sub>A</sub> = 25°C | POWER RATING          | POWER RATING          |
| DGS     | 424 mW                | 3.4 mW/°C                   | 187 mW                | 136 mW                |

The thermal resistance junction to ambient of the DGS package is R<sub>TH-JA</sub> = 294°C/W.

## recommended operating conditions

|                                     | MIN | NOM | MAX | UNIT |
|-------------------------------------|-----|-----|-----|------|
| Input voltage range, V <sub>I</sub> | 1.6 |     | 3.6 | V    |
| Input capacitor, C <sub>i</sub>     |     | 2.2 |     | μF   |
| Flying capacitors, C1, C2           |     | 1   |     | μF   |
| Output capacitor, Co                |     | 2.2 |     | μF   |
| Operating junction temperature, TJ  | -40 |     | 125 | °C   |



SLVS274 - MARCH 2000

# electrical characteristics at C<sub>i</sub>= 2.2 $\mu$ F, C1 = C2= 1 $\mu$ F, C<sub>o</sub> = 2.2 $\mu$ F, T<sub>A</sub> = -40°C to 85°C, V<sub>I</sub> = 2.4 V, EN = V<sub>I</sub> (unless otherwise noted)

|                                       | PARAMETER                                 | TEST CONDITIONS                                                                                                                                                       | MIN                | TYP  | MAX                | UNIT |
|---------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|--------------------|------|
| la a a                                | Maximum continuous output current         | TPS60200 and TPS60201, V <sub>I</sub> = 2 V                                                                                                                           | 100                |      |                    | mA   |
| IO(MAX)                               |                                           | TPS60202 and TPS60203, V <sub>I</sub> = 2 V                                                                                                                           | 50                 |      |                    | mA   |
|                                       |                                           | $1.6 \text{ V} < \text{V}_{\text{I}} < 1.8 \text{ V},  0 < \text{I}_{\text{O}} < 0.25 \times \text{I}_{\text{O}(\text{MAX})}$                                         | 3                  |      |                    | V    |
| \/ <b>a</b>                           | Output voltage                            | $1.8 \text{ V} < \text{V}_{\text{I}} < 2 \text{ V}, \qquad 0 < \text{I}_{\text{O}} < 0.5 \times \text{I}_{\text{O(MAX)}}$                                             | 3.17               |      | 3.43               | V    |
| VО                                    | Output voltage                            | $2 \text{ V} < \text{V}_{\text{I}} < 3.3 \text{ V}, \qquad 0 < \text{I}_{\text{O}} < \text{I}_{\text{O}(\text{MAX})}$                                                 | 3.17               |      | 3.43               | V    |
|                                       |                                           | $3.3 \text{ V} < \text{V}_{\text{I}} < 3.6 \text{ V},  0 < \text{I}_{\text{O}} < \text{I}_{\text{O}(\text{MAX})}$                                                     | 3.17               |      | 3.47               | V    |
| VPP                                   | Output voltage ripple                     | $I_O = I_O(MAX)$                                                                                                                                                      |                    | 5    |                    | mVpp |
| I <sub>(Q)</sub>                      | Quiescent current (no-load input current) | $I_O = 0 \text{ mA}, V_I = 1.8 \text{ V to } 3.6 \text{ V}$                                                                                                           |                    | 35   | 70                 | μΑ   |
| I(SD)                                 | Shutdown supply current                   | EN = 0 V                                                                                                                                                              |                    | 0.05 | 1                  | μΑ   |
| f(OSC)                                | Internal switching frequency              |                                                                                                                                                                       | 200                | 300  | 400                | kHz  |
| f(SYNC)                               | External clock signal frequency           |                                                                                                                                                                       | 400                | 600  | 800                | kHz  |
|                                       | External clock signal duty cycle          |                                                                                                                                                                       | 30%                |      | 70%                |      |
| VIL                                   | EN input low voltage                      | V <sub>I</sub> = 1.6 V to 3.6 V                                                                                                                                       |                    |      | $0.3 \times V_{I}$ | V    |
| VIH                                   | EN input high voltage                     | V <sub>I</sub> = 1.6 V to 3.6 V                                                                                                                                       | $0.7 \times V_{I}$ |      |                    | V    |
| I <sub>lkg</sub> (EN)                 | EN input leakage current                  | EN = 0 V or V <sub>I</sub>                                                                                                                                            |                    | 0.01 | 0.1                | μΑ   |
| , , , , , , , , , , , , , , , , , , , | Output capacitor auto discharge time      | EN is set from $V_I$ to GND,<br>Time until $V_O < 0.5V$                                                                                                               |                    | 0.6  |                    | ms   |
|                                       | Output resistance in shutdown             | EN = 0V                                                                                                                                                               |                    | 70   |                    | Ω    |
|                                       | LinSkip threshold                         | V <sub>I</sub> = 2.2V                                                                                                                                                 |                    | 7    |                    | mA   |
|                                       | Output load regulation                    | 10 mA < I <sub>O</sub> < I <sub>O(MAX)</sub> ; T <sub>A</sub> = 25°C                                                                                                  |                    | 0.01 |                    | %/mA |
|                                       | Output line regulation                    | $2 \text{ V} < \text{V}_{\text{I}} < 3.3 \text{ V}, \qquad \text{I}_{\text{O}} = 0.5 \text{ x I}_{\text{O}(\text{MAX})}, \\ \text{T}_{\text{A}} = 25^{\circ}\text{C}$ |                    | 0.6  |                    | %/V  |
| I(SC)                                 | Short circuit current                     | $V_I = 2.4 \text{ V}, \qquad \qquad V_O = 0 \text{ V}$                                                                                                                |                    | 60   |                    | mA   |

# electrical characteristics for low-battery comparator of devices TPS60200 and TPS60202 at $T_A = -40^{\circ}\text{C}$ to 85°C, $V_i = 2.4 \text{ V}$ and EN = $V_i$ (unless otherwise noted)

|                       | PARAMETER                   | TEST CONDITIONS                                                           | MIN  | TYP  | MAX  | UNIT |
|-----------------------|-----------------------------|---------------------------------------------------------------------------|------|------|------|------|
| V <sub>(LBI)</sub>    | LBI trip voltage            | $V_I = 1.6V \text{ to } 2.2V, 	 T_C = 0^{\circ}C \text{ to } 70^{\circ}C$ | 1.13 | 1.18 | 1.23 | V    |
|                       | LBI trip voltage hysteresis | For rising voltage at LBI                                                 |      | 10   |      | mV   |
| I <sub>I(LBI)</sub>   | LBI input current           | V <sub>(LBI)</sub> = 1.3 V                                                |      | 2    | 50   | nA   |
| VO(LBO)               | LBO output voltage low      | $V_{(LBI)} = 0 V$ , $I_{(LBO)} = 1 mA$                                    |      |      | 0.4  | V    |
| I <sub>lkg(LBO)</sub> | LBO leakage current         | $V_{(LBI)} = 1.3 \text{ V}, \qquad V_{(LBO)} = 3.3 \text{ V}$             |      | 0.01 | 0.1  | μΑ   |

NOTE: During start-up of the converter the LBO output signal is invalid for the first 500  $\mu$ s.

# electrical characteristics for power-good comparator of devices TPS60201 and TPS60203 at $T_A = -40^{\circ}\text{C}$ to $85^{\circ}\text{C}$ , $V_i = 2.4$ V and EN = $V_i$ (unless otherwise noted)

| PARAMETER             |                                    | TEST CONDITIONS            |                          | MIN                 | TYP                        | MAX                 | UNIT |
|-----------------------|------------------------------------|----------------------------|--------------------------|---------------------|----------------------------|---------------------|------|
| V(PG)                 | Power-good trip voltage            | $T_C = 0$ °C to $70$ °C    |                          | $0.87 \times V_{O}$ | $0.91 \times V_{\mbox{O}}$ | $0.95 \times V_{O}$ | V    |
| V <sub>hys</sub> (PG) | Power-good trip voltage hysteresis | V <sub>O</sub> decreasing, | $T_C = 0$ °C to $70$ °C  |                     | 1%                         |                     |      |
| VO(PG)                | Power-good output voltage Low      | $V_O = 0V$ ,               | I <sub>(PG)</sub> = 1 mA |                     |                            | 0.4                 | V    |
| I <sub>lkg</sub> (PG) | Power-good leakage current         | V <sub>O</sub> = 3.3 V,    | $V_{(PG)} = 3.3 V$       |                     | 0.01                       | 0.1                 | μΑ   |

NOTE: During start-up of the converter the PG output signal is invalid for the first 500  $\mu s$ .



# **TYPICAL CHARACTERISTICS**

# **Table of Graphs**

|    |                          |                                           | FIGURES    |
|----|--------------------------|-------------------------------------------|------------|
| η  | Efficiency               | vs Output current (TPS60200 and TPS60202) | 3, 4       |
| η  | Efficiency               | vs Input voltage                          | 5          |
| IQ | Quiescent supply current | vs Input voltage                          | 6          |
| \/ | Output voltage           | vs Output current (TPS60200 and TPS60202) | 7, 8       |
| ۷o | Output voltage           | vs Input voltage (TPS60200 and TPS60202)  | 9, 10      |
| ۷o | Output voltage ripple    | vs Time                                   | 11, 12, 13 |
|    | Start-up timing          |                                           | 14         |
|    | Load transient response  |                                           | 15         |
|    | Line transient response  |                                           | 16         |
| IO | Peak output current      | vs Input voltage (TPS60200)               | 17         |

NOTE: All typical characteristics were measured using the typical application circuit of Figure 18 (unless otherwise noted).





## TYPICAL CHARACTERISTICS

40

38

I<sub>O</sub> = 0 mA



36 34 34 32 32 34 36 32 3.4 3.6 V<sub>I</sub> - Input Voltage – V

**QUIESCENT SUPPLY CURRENT** 

**INPUT VOLTAGE** 









SLVS274 - MARCH 2000

## **TYPICAL CHARACTERISTICS**









## TYPICAL CHARACTERISTICS









Figure 15

Figure 16

SLVS274 – MARCH 2000

#### TYPICAL CHARACTERISTICS



#### **APPLICATION INFORMATION**

## capacitor selection

The TPS6020x devices require only four external capacitors to achieve a very low output voltage ripple. The capacitor values are closely linked to the required output current. Low ESR (< 0.1  $\Omega$ ) capacitors should be used at input and output. In general, the transfer capacitors (C1 and C2) will be the smallest, a 1  $\mu$ F value is recommended for maximum load operation. With smaller capacitor values, the maximum possible load current is reduced and the LinSkip threshold is lowered.

The input capacitor improves system efficiency by reducing the input impedance. It also stabilizes the input current of the power source. The input capacitor should be chosen according to the power supply used and the distance from the power source to the converter IC.  $C_i$  is recommended to be about two to four times as large as the flying capacitors C1 and C2.

The output capacitor ( $C_0$ ) should be at minimum the size of the input capacitor. The minimum required capacitance is 2.2  $\mu$ F. Larger values will improve the load transient performance and will reduce the maximum output ripple voltage.

Only ceramic capacitors are recommended for input, output, and flying capacitors. Depending on the material used to manufacture them, ceramic capacitors might lose their capacitance over temperature and voltage. Ceramic capacitors of type X7R or X5R material will keep their capacitance over temperature and voltage, whereas Z5U or Y5V-type capacitors will decrease in capacitance. Table 2 lists recommended capacitor values.



SLVS274 - MARCH 2000

## **APPLICATION INFORMATION**

Table 2. Recommended Capacitor Values (Ceramic X5R and X7R)

| LOAD CURRENT,<br>ILOAD<br>(mA) | FLYING<br>CAPACITORS,<br>C1/C2<br>(μF) | INPUT<br>CAPACITOR,<br>CIN<br>(μF) | OUTPUT<br>CAPACITOR,<br>COUT<br>(μF) | OUTPUT VOLTAGE<br>RIPPLE IN LINEAR MODE,<br>VP-P<br>(mV) | OUTPUT VOLTAGE<br>RIPPLE IN SKIP MODE,<br>V <sub>P-P</sub><br>(mV) |
|--------------------------------|----------------------------------------|------------------------------------|--------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------|
| 0–100                          | 1                                      | 2.2                                | 2.2                                  | 3                                                        | 20                                                                 |
| 0–100                          | 1                                      | 4.7                                | 4.7                                  | 3                                                        | 10                                                                 |
| 0–100                          | 1                                      | 2.2                                | 10                                   | 3                                                        | 7                                                                  |
| 0–100                          | 2.2                                    | 4.7                                | 4.7                                  | 3                                                        | 10                                                                 |
| 0–50                           | 0.47                                   | 2.2                                | 2.2                                  | 3                                                        | 20                                                                 |
| 0–25                           | 0.22                                   | 2.2                                | 2.2                                  | 5                                                        | 15                                                                 |
| 0–10                           | 0.1                                    | 2.2                                | 2.2                                  | 5                                                        | 15                                                                 |

**Table 3. Recommended Capacitor Types** 

| MANUFACTURER | PART NUMBER    | SIZE | CAPACITANCE | TYPE    |
|--------------|----------------|------|-------------|---------|
| Taiyo Yuden  | UMK212BJ104MG  | 0805 | 0.1 μF      | Ceramic |
|              | EMK212BJ224MG  | 0805 | 0.22 μF     | Ceramic |
|              | EMK212BJ474MG  | 0805 | 0.47 μF     | Ceramic |
|              | LMK212BJ105KG  | 0805 | 1 μF        | Ceramic |
|              | LMK212BJ225MG  | 0805 | 2.2 μF      | Ceramic |
|              | EMK316BJ225KL  | 1206 | 2.2 μF      | Ceramic |
|              | LMK316BJ475KL  | 1206 | 4.7 μF      | Ceramic |
|              | JMK316BJ106ML  | 1206 | 10 μF       | Ceramic |
| AVX          | 0805ZC105KAT2A | 0805 | 1 μF        | Ceramic |
|              | 1206ZC225KAT2A | 1206 | 2.2 μF      | Ceramic |

**Table 4. Recommended Capacitor Manufacturers** 

| MANUFACTURER | CAPACITOR TYPE  | INTERNET SITE           |
|--------------|-----------------|-------------------------|
| Taiyo Yuden  | X7R/X5R ceramic | http://www.t-yuden.com/ |
| AVX          | X7R/X5R ceramic | http://www.avxcorp.com/ |

## **APPLICATION INFORMATION**

# typical operating circuit TPS60200 and TPS60202





Figure 18. Typical Operating Circuit TPS60200 and TPS60202 With Low-Battery Detector

## **APPLICATION INFORMATION**

## typical operating circuit TPS60201 and TPS60203





Figure 19. Typical Operating Circuit TPS60201 and TPS60203 With Power-Good Detector

## power dissipation

The power dissipated in the TPS6020x devices depends mainly on input voltage and output current and is approximated by:

$$P_{(DISS)} = I_O \times (2 \times V_I - V_O) \qquad \text{for } I_{(Q)} << I_O$$
 (5)

By observing equation 5, it can be seen that the power dissipation is worst for highest input voltage  $V_I$  and highest output current  $I_O$ . For an input voltage of 3.6 V and an output current of 100 mA the calculated power dissipation  $P_{(DISS)}$  is 390 mW. This is also the point where the charge pump operates with its lowest efficiency.

With the recommended maximum junction temperature of 125°C and an assumed maximum ambient operating temperature of 85°C, the maximum allowed thermal resistance junction to ambient of the system can be calculated.

$$R_{\Theta JA(max)} = \frac{T_{J(MAX)} - T_{A}}{P_{DISS(max)}} = \frac{125^{\circ}C - 85^{\circ}C}{390 \text{ mW}} = 102^{\circ}C/W$$
 (6)

## **APPLICATION INFORMATION**

## power dissipation (continued)

 $P_{DISS}$  must be less than that allowed by the package rating. The thermal resistance junction to ambient of the used 10-pin MSOP is 294°C/W for an unsoldered package. The thermal resistance junction to ambient with the IC soldered to a printed circuit using a board layout as described in the application information section, the  $R_{\Theta JA}$  is typically 200°C/W, which is higher than the maximum value calculated above. However in a battery powered application, both  $V_I$  and  $T_A$  will typically be lower than the worst case ratings used in equation 6 , and power dissipation should not be a problem in most applications.

## layout and board space

Careful board layout is necessary due to the high transient currents and switching frequency of the converter. All capacitors should be placed in close proximity to the device. A PCB layout proposal for a one-layer board is given in Figure 22.

An evaluation module for the TPS60200 is available and can be ordered under product code TPS60200EVM-145. The EVM uses the layout shown in Figure 22. All components including the pins are shown. The EVM is built so that it can be connected to a 14-pin dual inline socket, therefore, the space needed for the IC, the external parts, and 8 pins is 17.9 mm x 10.2 mm = 182.6 mm<sup>2</sup>.





Figure 20. Recommended Component Placement and Board Layout

**Table 5. Component Identification** 

| IC1    | TPS60200                        |  |
|--------|---------------------------------|--|
| C1, C2 | Flying capacitors               |  |
| C3     | Input capacitors                |  |
| C4     | Output capacitors               |  |
| C5     | Stabilization capacitor for LBI |  |
| R1, R2 | Resistive divider for LBI       |  |
| R3     | Pullup resistor for LBO         |  |
| R4     | Pullup resistor for EN          |  |

Capacitor C5 should be included if large line transients are expected. This capacitor suppresses toggling of the LBO due to these line changes.



SLVS274 - MARCH 2000

# **APPLICATION INFORMATION**

# device family products

Other charge pump dc-dc converters in this family are:

## **Table 6. Product Identification**

| PART NUMBER | DESCRIPTION                                                                               |
|-------------|-------------------------------------------------------------------------------------------|
| TPS60100    | 2-cell to regulated 3.3-V, 200-mA low-noise charge pump                                   |
| TPS60101    | 2-cell to regulated 3.3-V, 100-mA low-noise charge pump                                   |
| TPS60110    | 3-cell to regulated 5.0-V, 300-mA low-noise charge pump                                   |
| TPS60111    | 3-cell to regulated 5.0-V, 150-mA low-noise charge pump                                   |
| TPS60120    | 2-cell to regulated 3.3-V, 200-mA high efficiency charge pump with low battery comparator |
| TPS60121    | 2-cell to regulated 3.3-V, 200-mA high efficiency charge pump with power-good comparator  |
| TPS60122    | 2-cell to regulated 3.3-V, 100-mA high efficiency charge pump with low battery comparator |
| TPS60123    | 2-cell to regulated 3.3-V, 100-mA high efficiency charge pump with power-good comparator  |
| TPS60130    | 3-cell to regulated 5.0-V, 300-mA high efficiency charge pump with low battery comparator |
| TPS60131    | 3-cell to regulated 5.0-V, 300-mA high efficiency charge pump with power-good comparator  |
| TPS60132    | 3-cell to regulated 5.0-V, 150-mA high efficiency charge pump with low battery comparator |
| TPS60133    | 3-cell to regulated 5.0-V, 150-mA high efficiency charge pump with power-good comparator  |
| TPS60140    | 2-cell to regulated 5.0-V, 100-mA charge pump voltage tripler with low battery comparator |
| TPS60141    | 2-cell to regulated 5.0-V, 100-mA charge pump voltage tripler with power-good comparator  |



SLVS274 - MARCH 2000

## **MECHANICAL DATA**

# DGS (S-PDSO-G10)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion.

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated