#### features

- Up to 300-mA Output Current
- Less Than 10-mV<sub>pp</sub> Output Voltage Ripple
- No Inductors Required/Low EMI
- Regulated 5-V ±4% Output
- Only Four External Components Required
- Up to 90% Efficiency
- 2.7-V to 5.4-V Input Voltage Range
- 60-μA Quiescent Supply Current
- 0.05-μA Shutdown Current
- Load Isolated in Shutdown
- Space-Saving Thermally-Enhanced TSSOP PowerPAD™ Package
- Evaluation Module Available (TPS60110EVM-132)

# description

The TPS60110 step-up, regulated charge pump generates a 5-V  $\pm 4\%$  output voltage from a 2.7-V to 5.4-V input voltage (three alkaline, NiCd, or NiMH batteries; or, one lithium or lithium ion battery). Output current is 300 mA from a 3-V input. Only four external capacitors are needed to build a complete low-noise dc/dc converter. The push-pull operating mode of two single-ended charge pumps assures the low output voltage ripple as current is continuously transferred to the output. From a 3-V input, the TPS60110 can start into full load with loads as low as 16  $\Omega$ .

The TPS60110 features either constant frequency mode to minimize noise and output voltage ripple or the power-saving pulse-skip mode to extend battery life at light loads. The TPS60110 switching frequency is 300 kHz. The logic shutdown function reduces the supply current to 1-µA (max) and disconnects the load from the input. Special current-control circuitry prevents excessive current from being drawn from the battery during start-up. This dc/dc converter requires no inductors and has low EMI. It is available in the small 20-pin TSSOP PowerPAD™ package (PWP).

# applications

# Replaces DC/DC Converters With Inductors in

- Battery-Powered Applications
- Li-Ion Battery to 5-V Conversion
- Portable Instruments
- Battery-Powered Microprocessor Systems
- Miniature Equipment
- Backup-Battery Boost Converters
- PDAs
- Laptops
- Handheld Instrumentation
- Medical Instruments

#### output voltage ripple



#### typical operating circuit





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments Incorporated.





#### **AVAILABLE OPTIONS**

| PACKAGE         |  |
|-----------------|--|
| TSSOP†<br>(PWP) |  |
| TPS60110PWP     |  |

<sup>†</sup> This package is available taped and reeled. To order this packaging option, add an R suffix to the part number (e.g., TPS60110PWPR).

# **Terminal Functions**

| TERMI  | NAL   | .,, | 7-707-17-11                                                                                                                                                                                                                                                    |
|--------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME   | NO.   | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                    |
| CLK    | 19    | ı   | Input for external clock signal. If the internal clock is used, connect this terminal to GND.                                                                                                                                                                  |
| C1+    | 6     |     | Positive terminal of the charge-pump capacitor C <sub>1F</sub>                                                                                                                                                                                                 |
| C1-    | 8     |     | Negative terminal of the charge-pump capacitor C <sub>1</sub> F                                                                                                                                                                                                |
| C2+    | 15    |     | Positive terminal of the charge-pump capacitor C <sub>2F</sub>                                                                                                                                                                                                 |
| C2-    | 13    |     | Negative terminal of the charge-pump capacitor C <sub>2F</sub>                                                                                                                                                                                                 |
| СОМ    | 18    | I   | Mode selection.  When COM is logic low the charge pump operates in push-pull mode to minimize output ripple. When COM is connected to IN the regulator operates in single-ended mode requiring only one flying capacitor.                                      |
| ENABLE | 3     | I   | ENABLE Input. The device turns off, the output disconnects from the input, and the supply current decreases to 0.05 μA when ENABLE is a logic low. Connect ENABLE to IN for normal operation.                                                                  |
| FB     | 4     | ı   | FEEDBACK input. Connect FB to OUT as close to the load as possible to achieve best regulation. Resistive divider is on-chip to match internal reference voltage of 1.22 V.                                                                                     |
| GND    | 1, 20 |     | GROUND. Analog ground for internal reference and control circuitry. Connect to PGND through a short trace.                                                                                                                                                     |
| IN     | 7, 14 | I   | Supply Input. Connect to an input supply in the 2.7-V to 5.4-V range. Bypass IN to GND with a ( $C_O/2$ ) $\mu$ F capacitor. Connect both INs through a short trace.                                                                                           |
| OUT    | 5, 16 | 0   | Regulated 5-V power output. Connect both OUTs through a short trace and bypass OUT to GND with the output filter capacitor Co.                                                                                                                                 |
| PGND   | 9–12  |     | PGND power ground. Charge-pump current flows through this pin. Connect all PGNDs together.                                                                                                                                                                     |
| SKIP   | 17    | I   | Mode selection. When SKIP is logic low, the charge pump operates in constant-frequency mode. Output ripple and noise are minimized in this mode. When SKIP is connect to IN, the device operates in pulse skip mode. Quiescent current is lowest in this mode. |
| SYNC   | 2     | Ι   | Selection for external clock signal. Connect to GND to use the internally generated clock signal. Connect to IN for external synchronization. In this case, the clock signal needs to be fed through CLK.                                                      |

# absolute maximum ratings (unless otherwise noted)†‡

| Input voltage range, VI (IN, OUT, ENABLE, SKIP, COM, CLK, FB, SYN | IC)                                           |
|-------------------------------------------------------------------|-----------------------------------------------|
| Differential input voltage, V <sub>ID</sub> (C1+, C2+ to GND)     | $-0.3 \text{ V to } (V_{O} + 0.3 \text{ V})$  |
| Differential input voltage, V <sub>ID</sub> (C1–, C2– to GND)     | $-0.3 \text{ V to } (V_{IN} + 0.3 \text{ V})$ |
| Continuous total power dissipation                                | See Dissipation Rating Tables                 |
| Continuous output current                                         | 400 mA                                        |
| Storage temperature range, T <sub>stq</sub>                       | –55°C to 150°C                                |
| Lead temperature 1,6 mm (1/16 inch) from case for 10s             | 260°C                                         |
| Maximum junction temperature, T <sub>J</sub>                      |                                               |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### DISSIPATION RATING TABLE 1 - FREE-AIR TEMPERATURE (see Figure 3)

| PACKAGE | $T_{\mbox{A}} \le 25^{\circ}\mbox{C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|----------------------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|
| PWP     | 700 mW                                             | 5.6 mW/°C                                      | 448 mW                                | 364 mW                                |

#### DISSIPATION RATING TABLE 2 - CASE TEMPERATURE (see Figure 4)

| PACKAGE | $T_C \le 62.5^{\circ}C$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>C</sub> = 62.5°C | T <sub>C</sub> = 70°C<br>POWER RATING | T <sub>C</sub> = 85°C<br>POWER RATING |
|---------|--------------------------------------|--------------------------------------------------|---------------------------------------|---------------------------------------|
| PWP     | 25 W                                 | 285.7 mW/°C                                      | 22.9 W                                | 18.5 W                                |

#### **DISSIPATION DERATING CURVE§**

# FREE-AIR TEMPERATURE

# 1400 $\mathsf{P}_D-\mathsf{Maximum}$ Continuous Dissipation – mW 1200 1000 800 **PWP Package** 600 R<sub>θ</sub>JA = 178°C/W 400 200 0 25 150 $T_A$ – Free-Air Temperature – $^{\circ}C$

Figure 3

### **MAXIMUM CONTINUOUS DISSIPATION§**



§ Dissipation rating tables and figures are provided for maintenance of junction temperature at or below absolute maximum temperature of 150°C. It is recommended not to exceed a junction temperature of 125°C.

<sup>\$\</sup>frac{1}{VENABLE}, VSKIP, VCOM, VCLK and VSYNC can exceed VIN up to the maximum rated voltage without increasing the leakage current drawn by these mode select inputs.

# **TPS60110 REGULATED 5-V 300-mA LOW-NOISE** CHARGE PUMP DC/DC CONVERTER SLVS215A – JUNE 1999 – REVISED SEPTEMBER 1999

# electrical characteristics at C<sub>IN</sub> = 15 $\mu$ F, C<sub>1F</sub> = C<sub>2F</sub> = 2.2 $\mu$ F<sup>†</sup>, C<sub>O</sub> = 33 $\mu$ F, T<sub>C</sub> = -40°C to 85°C, V<sub>IN</sub>=3 V, V<sub>FB</sub>=V<sub>O</sub>, V<sub>ENABLE</sub>=V<sub>IN</sub>, V<sub>SKIP</sub>=V<sub>IN</sub>or 0 V and V<sub>COM</sub>=V<sub>CLK</sub>=V<sub>SYNC</sub>=0 V (unless otherwise noted)

|           | PARAMETER                                              | TEST CO                                                            | ONDITIONS                                                 | MIN                      | TYP   | MAX                      | UNIT |
|-----------|--------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------|--------------------------|-------|--------------------------|------|
| VIN       | Input voltage                                          |                                                                    |                                                           | 2.7                      |       | 5.4                      | V    |
| IO(MAX)   | Maximum output current                                 |                                                                    |                                                           | 300                      |       |                          | mA   |
|           |                                                        | 2.7 V < V <sub>IN</sub> < 3 V,<br>V <sub>O</sub> (Start-Up) = 5 V, | $0 < I_O < 150 \text{ mA},$<br>$T_C = 25^{\circ}\text{C}$ | 4.8                      | 5     | 5.2                      |      |
| VO        | Output voltage                                         | 3 V < V <sub>IN</sub> < 5 V,                                       | 0 < IO < 300 mA                                           | 4.8                      | 5     | 5.2                      | V    |
|           |                                                        | 5 V < V <sub>IN</sub> < 5.4 V,                                     | 0 < IO < 300 mA                                           | 4.8                      | 5     | 5.25                     |      |
| VO(RIP)   | Output voltage ripple                                  | I <sub>O</sub> = 300 mA,                                           | V <sub>SKIP</sub> = 0 V                                   |                          | 10‡   |                          | mVpp |
| IO(LEAK)  | Output leakage current                                 | V <sub>IN</sub> = 3.6 V,                                           | VENABLE = 0 V                                             |                          |       | 1                        | μА   |
| i.        | Quiescent current                                      | V <sub>SKIP</sub> = V <sub>IN</sub> = 3.6 V                        |                                                           |                          | 60    | 90                       | μΑ   |
| la        | (no-load input current)                                | VSKIP = 0 V,                                                       | V <sub>IN</sub> = 3.6 V                                   |                          | 2.8   |                          | mA   |
| IDD(SDN)  | Shutdown supply current                                | V <sub>IN</sub> = 3.6 V,                                           | V <sub>ENABLE</sub> = 0 V                                 |                          | 0.05  | 1                        | μА   |
| fOSC(int) | Internal switching frequency                           | V <sub>IN</sub> = 3.6 V                                            |                                                           | 200                      | 300   | 400                      | kHz  |
| fOSC(ext) | External clock frequency                               | VSYNC = VIN,                                                       | $V_{IN} = 2.7 \text{ V to } 5.4 \text{ V}$                | 400                      | 600   | 800                      | kHz  |
|           | External clock duty cycle                              | VSYNC = VIN,                                                       | V <sub>IN</sub> = 2.7V to 5.4 V                           | 20%                      |       | 80%                      |      |
|           | Efficiency                                             | I <sub>O</sub> = 150 mA                                            |                                                           |                          | 80%   |                          |      |
| VINL      | Input voltage low,<br>ENABLE, SKIP, COM, CLK, SYNC     | V <sub>IN</sub> = 2.7 V                                            |                                                           |                          |       | 0.3 ×<br>V <sub>IN</sub> | V    |
| VINH      | Input voltage high,<br>ENABLE, SKIP, COM, CLK, SYNC    | V <sub>IN</sub> = 5.4 V                                            |                                                           | 0.7 ×<br>V <sub>IN</sub> |       |                          | V    |
| I(LEAK)   | Input leakage current,<br>ENABLE, SKIP, COM, CLK, SYNC | VENABLE = VSKIP = VSYNC = VGND or V                                | 00                                                        |                          | 0.01  | 0.1                      | μΑ   |
|           | Output load regulation                                 | $V_{O} = 5 \text{ V},$<br>$T_{C} = 25^{\circ}\text{C}$             | 1 mA < I <sub>O</sub> < 300 mA                            |                          | 0.002 |                          | %/mA |
|           | Output line regulation                                 | 3 V < V <sub>IN</sub> < 5 V,<br>I <sub>O</sub> = 150 mA,           | V <sub>O</sub> = 5 V,<br>T <sub>C</sub> = 25°C            |                          | 0.6   |                          | %/V  |
|           | Short circuit current                                  | V <sub>IN</sub> = 3.6 V<br>T <sub>C</sub> = 25°C                   | V <sub>O</sub> = 0 V,                                     |                          | 150   |                          | mA   |

<sup>†</sup> Use only ceramic capacitors with X5R or X7R dielectric as flying capacitors.

<sup>‡</sup> Achieved with  $C_O$  = 22  $\mu$ F + 10  $\mu$ F X5R dielectric ceramic capacitor

# TYPICAL CHARACTERISTICS†



 $\dagger T_{C} = 25^{\circ}C,\ V_{COM} = V_{SYNC} = 0\ V,\ C_{IN} = 15\ \mu\text{F},\ C_{1F} = C_{2F} = 2.2\ \mu\text{F},\ C_{O} = 33\ \mu\text{F},\ unless otherwise noted}$ 



# TYPICAL CHARACTERISTICS†



 $\dagger T_{C} = 25^{\circ}C, \ V_{COM} = V_{SYNC} = 0 \ V, \ C_{IN} = 15 \ \mu\text{F}, \ C_{1F} = C_{2F} = 2.2 \ \mu\text{F}, \ C_{O} = 33 \ \mu\text{F}, \ unless otherwise noted$ 



#### TYPICAL CHARACTERISTICS<sup>†</sup>



 $+T_C = 25^{\circ}C$ ,  $V_{COM} = V_{SYNC} = 0$  V,  $C_{IN} = 15$   $\mu$ F,  $C_{1F} = C_{2F} = 2.2$   $\mu$ F,  $C_{O} = 33$   $\mu$ F, unless otherwise noted



# TYPICAL CHARACTERISTICS†



 ${}^{\dagger}T_{C}$  = 25°C,  ${}^{\circ}C_{OM}$  =  ${}^{\circ}S_{YNC}$  = 0 V,  ${}^{\circ}C_{IN}$  = 15  ${}^{\mu}F_{O}$ ,  ${}^{\circ}C_{1F}$  =  ${}^{\circ}C_{2F}$  = 2.2  ${}^{\mu}F_{O}$ ,  ${}^{\circ}C_{OM}$  = 33  ${}^{\mu}F_{OM}$ , unless otherwise noted ‡Test circuit: TPS60110EVM-132



# TYPICAL CHARACTERISTICS†



 ${}^{\dagger}T_{C}$  = 25°C,  ${}^{\circ}C_{OM}$  =  ${}^{\circ}S_{YNC}$  = 0 V,  ${}^{\circ}C_{IN}$  = 15  ${}^{\mu}F$ ,  ${}^{\circ}C_{1F}$  =  ${}^{\circ}C_{2F}$  = 2.2  ${}^{\mu}F$ ,  ${}^{\circ}C_{O}$  = 33  ${}^{\mu}F$ , unless otherwise noted ‡Test circuit: TPS60110EVM-132



# detailed description

#### operating principle

The TPS60110 charge pump provides a regulated 5-V output from a 2.7-V to 5.4-V input. It delivers a maximum load current of 300 mA. Designed specifically for space critical battery powered applications, the complete charge pump circuit requires only four external capacitors. The circuit can be optimized for highest efficiency at light loads or lowest output noise. The TPS60110 consists of an oscillator, a 1.22-V bandgap reference, an internal resistive feedback circuit, an error amplifier, high current MOSFET switches, a shutdown/start-up circuit, and a control circuit (Figure 25)



Figure 25. Functional Block Diagram TPS60110

The oscillator runs at a 50% duty cycle. The device consists of two single-ended charge pumps which operate with 180° phase shift. Each single ended charge pump transfers charge into its transfer capacitor ( $C_{XF}$ ) in one half of the period. During the other half of the period (transfer phase),  $C_{XF}$  is placed in series with the input to transfer its charge to  $C_{O}$ . While one single-ended charge pump is in the charge phase, the other one is in the transfer phase. This operation guarantees an almost constant output current which ensures a low output ripple.

If the clock were to run continuously, this process would eventually generate an output voltage equal to two times the input voltage (hence the name doubler). In order to provide a regulated fixed output voltage of 5 V, the TPS60110 uses either pulse-skip mode or constant-frequency mode. Pulse-skip mode and constant-frequency mode are externally selected via the SKIP input pin.



#### detailed description (continued)

#### start-up procedure

During start-up, i.e. when ENABLE is set from logic low to logic high, the switches T12 and T14 (charge pump 1), and the switches T22 and T24 (charge pump 2) are conducting to charge up the output capacitor until the output voltage  $V_O$  reaches  $0.8\times V_{IN}$ . When the start-up comparator detects this limit, the IC begins to operate in the mode selected with SKIP and COM. This start-up charging of the output capacitor guarantees a short start-up time and eliminates the need for a Schottky diode between IN and OUT.

#### pulse-skip mode

In pulse-skip mode (SKIP = high), the error amplifier disables switching of the power stages when it detects an output higher than 5 V. The oscillator halts. The IC then skips switching cycles until the output voltage drops below 5 V. Then the error amplifier reactivates the oscillator and switching of the power stages starts again. The pulse-skip regulation mode minimizes operating current because it does not switch continuously and deactivates all functions except bandgap reference and error amplifier when the output is higher than 5 V. When switching is disabled from the error amplifier, the load is also isolated from the input. SKIP is a logic input and should not remain floating. The typical operating circuit of the TPS60110 in pulse skip mode is shown in Figure 1.

#### constant-frequency mode

When SKIP is low, the charge pump runs continuously at the frequency  $f_{OSC}$ . The control circuit, fed from the error amplifier, controls the charge on  $C_{1F}$  and  $C_{2F}$  by driving the gates of the FETs  $T_{12}/T_{13}$  and  $T_{22}/T_{23}$ , respectively. When the output voltage falls, the gate drive increases, resulting in a larger voltage across  $C_{1F}$  and  $C_{2F}$ . This regulation scheme minimizes output ripple. Since the device switches continuously, the output noise contains well-defined frequency components, and the circuit requires smaller external capacitors for a given output ripple. However, constant-frequency mode, due to higher operating current, is less efficient at light loads than pulse-skip mode.



Figure 26. Typical Operating Circuit TPS60110 in Constant Frequency Mode

**Table 1. Tradeoffs Between Operating Modes** 

| FEATURE                                                    | PULSE-SKIP MODE<br>(SKIP = High) | CONSTANT-FREQUENCY MODE<br>(SKIP = Low) |
|------------------------------------------------------------|----------------------------------|-----------------------------------------|
| Best light-load efficiency                                 | Х                                |                                         |
| Smallest external component size for a given output ripple |                                  | X                                       |
| Output ripple amplitude                                    | Small amplitude                  | Very small amplitude                    |
| Output ripple frequency                                    | Variable                         | Constant                                |
| Load regulation                                            | Very good                        | Good                                    |

NOTE: Even in pulse-skip mode the output ripple amplitude is small if the push-pull operating mode is selected via COM.



# detailed description (continued)

#### push-pull operating mode

In push-pull operating mode (COM = low), the two single-ended charge pumps operate with 180° phase shift. The oscillator signal has a 50% duty cycle. Each single-ended charge pump transfers charge into its transfer capacitor  $(C_{xF})$  in one-half of the period. During the other half of the period (transfer phase),  $C_{xF}$  is placed in series with the input to transfer its charge to C<sub>O</sub>. While one single-ended charge pump is in the charge phase, the other one is in the transfer phase. This operation guarantees an almost constant output current which ensures a low output ripple. COM is a logic input and should not remain floating. The typical operating circuit of the TPS60110 in push-pull mode is shown in Figure 1 and Figure 26.

#### single-ended operating mode

When COM is high, the device runs in single-ended operating mode. The two single-ended charge pumps operate in parallel without phase shift. They transfer charge into the transfer capacitor (C<sub>F</sub>) in one half of the period. During the other half of the period (transfer phase), CF is placed in series with the input to transfer its charge to  $C_O$ . In single-ended operating mode only one transfer capacitor ( $C_F = C_{1F} + C_{2F}$ ) is required, resulting in less board space.



Figure 27. Typical Operating Circuit TPS60110 in Single-Ended Operating Mode

**Table 2. Tradeoffs Between Operating Modes** 

| FEATURE                 | PUSH-PULL MODE<br>(COM = Low) | SINGLE-ENDED MODE<br>(COM = High) |
|-------------------------|-------------------------------|-----------------------------------|
| Output ripple amplitude | Small amplitude               | Large amplitude                   |
| Smallest board space    |                               | Х                                 |



# detailed description (continued)

#### shutdown

Driving ENABLE low places the device in shutdown mode. This disables all switches, the oscillator, and control logic. The device typically draws 0.05- $\mu A$  (1- $\mu A$  max) of supply current in this mode. Leakage current drawn from the output is as low as 1  $\mu A$  max. The device exits shutdown once ENABLE is set high level. The typical no-load shutdown exit time is 20  $\mu s$ . When the device is in shutdown, the load is isolated from the input and the output is high impedance.

#### external clock signal

If the device operates at a user defined frequency, an external clock signal can be used. Therefore, SYNC needs to be connected to IN and the external oscillator signal can drive CLK. The maximum external frequency is limited to 800 kHz. The switching frequency of the converter is half of the external oscillator frequency. It is recommended to operate the charge pump in constant-frequency mode if an external clock signal is used so that the output noise contains only well-defined frequency components.



Figure 28. Typical Operating Circuit TPS60110 With External Synchronization



#### **APPLICATION INFORMATION**

#### capacitor selection

The TPS60110 requires only four external capacitors as shown in the basic application circuit. Their values are closely linked to the output current capacity, output noise requirements, and mode of operation. Generally, the transfer capacitors (C<sub>xF</sub>) will be the smallest.

The input capacitor improves system efficiency by reducing the input impedance and stabilizes the input current. C<sub>IN</sub> is recommended to be about two to four times as large as C<sub>xF</sub>.

The output capacitor ( $C_O$ ) can be selected from 8-times to 50-times larger than  $C_{xF}$ , depending on the mode of operation and ripple tolerance<sup>†</sup>. Tables 3 and 4 show capacitor values recommended for low quiescent-current operation (pulse-skip mode) and for low output voltage ripple operation (constant-frequency mode). A recommendation is given for smallest size.

Table 3. Recommended Capacitor Values for Low Quiescent-Current Operation<sup>†</sup> (pulse-skip mode)

| V <sub>IN</sub><br>[V] | IO [mA] | C <sub>IN</sub><br>[μF] |                 | C <sub>xF</sub><br>[μF] | ]        | C <sub>O</sub><br>μ <b>F</b> ] | OUTPUT<br>VOLTAGE<br>RIPPLE Vpp |
|------------------------|---------|-------------------------|-----------------|-------------------------|----------|--------------------------------|---------------------------------|
| [4]                    |         | TANTALUM                | CERAMIC         | Lμι J                   | TANTALUM | CERAMIC                        | [mV]                            |
| 3.6                    | 225     | 15                      |                 | 2.2                     | 33       |                                | 145                             |
| 3.6                    | 225     |                         | 4.7 + 10, (X5R) | 2.2                     |          | 22 + 10, (X5R)                 | 55                              |
| 3.6                    | 300     | 15                      |                 | 2.2                     | 33       |                                | 135                             |
| 3.6                    | 300     |                         | 4.7 + 10, (X5R) | 2.2                     |          | 22 + 10, (X5R)                 | 75                              |

<sup>†</sup> All measurements are done with additional 1-μF X7R ceramic capacitors at input and output.

Table 4. Recommended Capacitor Values for Low Output Voltage Ripple Operation<sup>†</sup> (constant-frequency mode)

| V <sub>IN</sub><br>[V] | I <sub>O</sub><br>[mA] | <b>C<sub>IN</sub></b><br>[μ <b>F</b> ] |                 | C <sub>xF</sub><br>[μF] |          | C <sub>O</sub><br>μ <b>F</b> ] | OUTPUT<br>VOLTAGE<br>RIPPLE Vpp |
|------------------------|------------------------|----------------------------------------|-----------------|-------------------------|----------|--------------------------------|---------------------------------|
| [4]                    | المالم                 | TANTALUM                               | CERAMIC         | μι                      | TANTALUM | CERAMIC                        | [mV]                            |
| 3.6                    | 225                    | 15                                     |                 | 2.2                     | 33       |                                | 17                              |
| 3.6                    | 225                    |                                        | 4.7 + 10, (X5R) | 2.2                     |          | 22 + 10, (X5R)                 | 6                               |
| 3.6                    | 300                    | 15                                     |                 | 2.2                     | 33       |                                | 22                              |
| 3.6                    | 300                    |                                        | 4.7 + 10, (X5R) | 2.2                     |          | 22 + 10, (X5R)                 | 8                               |

<sup>†</sup> All measurements are done with additional 1-μF X7R ceramic capacitors at input and output.



Tantalum

**Tantalum** 

Tantalum

SLVS215A - JUNE 1999 - REVISED SEPTEMBER 1999

#### **APPLICATION INFORMATION**

For the TPS60110, the smallest board space size can be achieved using Sprague's 595D-series tantalum capacitors for input and output. However, with the trend towards high capacitance ceramic capacitors in smaller size packages, these type of capacitors might soon become competitive in size.

MANUFACTURER **PART NUMBER CAPACITANCE TYPE** LMK212BJ105KG-T Taiyo Yuden  $1 \mu F$ Ceramic LMK212BJ225MG-T  $2.2\,\mu F$ Ceramic LMK316BJ475KL-T  $4.7~\mu\text{F}$ Ceramic JMK316BJ106ML-T 10 μF Ceramic LMK432BJ226MM-T 22 μF Ceramic 0805ZC105KAT2A AVX 1 μF Ceramic 1206ZC225KAT2A  $2.2\,\mu F$ Ceramic TPSC156K020R0450 15 μF Tantalum TPSC336K010R0375  $33 \mu F$ Tantalum 595D156X06R3A2T 15 μF Tantalum Sprague 595D156X0016B2T 15 μF **Tantalum** 595D336X06R3A2T  $33 \mu F$ Tantalum 595D336X0016B2T 33 µF **Tantalum** 

**Table 5. Recommended Capacitors** 

Table 6 lists the manufacturers of recommended capacitors. In most applications surface-mount tantalum capacitors will be the right choice. However, ceramic capacitors will provide the lowest output voltage ripple due to their typically lower ESR.

 $33 \mu F$ 

15 μF

 $33\,\mu F$ 

**Table 6. Recommended Capacitor Manufacturers** 

595D336X0016C2T

T494C156K010AS

T494C336K010AS

| MANUFACTURER | CAPACITOR TYPE                               | INTERNET        |
|--------------|----------------------------------------------|-----------------|
| Taiyo Yuden  | X7R/X5R ceramic                              | www.t-yuden.com |
| AVX          | X7R/X5R ceramic<br>TPS–series tantalum       | www.avxcorp.com |
| Sprague      | 595D–series tantalum<br>593D–series tantalum | www.vishay.com  |
| Kemet        | T494–series tantalum                         | www.kemet.com   |

### power dissipation

The power dissipated in the TPS60110 depends on output current and is approximated by:

$$P_{DISS} = I_{O} \times (2 V_{IN} - V_{O}) \text{ for } I_{Q} << I_{O}$$

Kemet

P<sub>DISS</sub> must be less than that allowed by the package rating. See the ratings for 20-PowerPAD™ package power-dissipation limits and deratings.

#### **APPLICATION INFORMATION**

# layout

All capacitors should be soldered in close proximity to the IC. A PCB layout proposal for a two-layer board is given in Figure 29. Care has been taken to connect both single-ended charge pumps symmetrically to the load to achive optimized output voltage ripple performance. The proposed layout also provides improved thermal performance as the exposed leadframe is soldered to the PCB. The bottom layer of the PCB is a ground plain only. All ground areas on the PCB should be connected. Connect ground areas on top layer to the bottom layer via through hole connections.



Figure 29. Recommended PCB Layout for TPS60110 (top view)

An evaluation module for the TPS60110 is available and can be ordered under literature code SLVP132 or under product code TPS60110EVM–132.



#### **APPLICATION INFORMATION**

# applications proposals

#### paralleling of two TPS60110 to deliver 600 mA

The TPS60110 can be paralleled to yield higher load currents. The circuit of Figure 30 can deliver 600 mA at an output voltage of 5 V. It uses two TPS60110 devices in parallel. The devices can share the output capacitors, but each one requires its own transfer capacitors and input capacitor. For best performance, the paralleled devices should operate in the same mode (pulse-skip or constant frequency).



Figure 30. Paralleling of Two TPS60110

#### TPS60110 with LC output filter for ultra low ripple

For applications where extremely low output ripple is required, a small LC filter is recommended. This is shown in Figure 31. The addition of a small inductor and filter capacitor will reduce the output ripple well below what could be achieved with capacitors alone. The corner frequency of 500 kHz was chosen above the 300 kHz switching frequency to avoid loop stability issues in case the feedback is taken from the output of the LC filter. Leaving the feedback (FB) connection point before the LC filter, the filter capacitance value can be increased to achieve even higher ripple attenuation without affecting stability margin.



Figure 31. TPS60110 With LC Filter for Ultra Low Output Ripple Applications



# TPS60110 REGULATED 5-V 300-mA LOW-NOISE CHARGE PUMP DC/DC CONVERTER

SLVS215A – JUNE 1999 – REVISED SEPTEMBER 1999

# **APPLICATION INFORMATION**

#### related information

# application reports

For more application information see:

- PowerPAD™ Application Report (Literature Number: SLMA002)
- TPS6010x/TPS6011x Charge Pump Application Report (Literature Number: SLVA070)

# device family products

Other devices in this family are:

| PART NUMBER | LITERATURE<br>NUMBER | DESCRIPTION                                                   |
|-------------|----------------------|---------------------------------------------------------------|
| TPS60100    | SLVS213              | Regulated 3.3-V, 200-mA Low-Noise Charge Pump DC/DC Converter |
| TPS60101    | SLVS214              | Regulated 3.3-V, 100-mA Low-Noise Charge Pump DC/DC Converter |
| TPS60111    | SLVS216              | Regulated 5-V, 150-mA Low-Noise Charge Pump DC/DC Converter   |



# **MECHANICAL DATA**

# PWP (R-PDSO-G\*\*)

#### PowerPAD™ PLASTIC SMALL-OUTLINE PACKAGE

#### **20-PIN SHOWN**



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusions.
  - D. The package thermal performance may be enhanced by bonding the thermal pad to an external thermal plane. This pad is electrically and thermally connected to the backside of the die and possibly selected leads.
  - E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments Incorporated.



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated