## TPS1101, TPS1101Y SINGLE P-CHANNEL ENHANCEMENT-MODE MOSFETS SLVS079C - DECEMBER 1993 - REVISED AUGUST 1995 - Low $r_{DS(on)} \dots 0.09 \Omega$ Typ at $V_{GS} = -10 \text{ V}$ - 3 V Compatible - Requires No External V<sub>CC</sub> - TTL and CMOS Compatible Inputs - $V_{GS(th)} = -1.5 \text{ V Max}$ - Available in Ultrathin TSSOP Package (PW) - ESD Protection Up to 2 kV per MIL-STD-883C, Method 3015 ### description The TPS1101 is a single, low-r<sub>DS(on)</sub>, P-channel, enhancement-mode MOSFET. The device has been optimized for 3-V or 5-V power distribution in battery-powered systems by means of the Texas Instruments LinBiCMOS<sup>TM</sup> process. With a maximum V<sub>GS(th)</sub> of -1.5 V and an I<sub>DSS</sub> of only 0.5 $\mu$ A, the TPS1101 is the ideal high-side switch for low-voltage, portable battery-management systems where maximizing battery life is a primary concern. The low r<sub>DS(on)</sub> and excellent ac characteristics (rise time 5.5 ns typical) of the TPS1101 make it the logical choice for low-voltage switching applications such as power switches for pulse-width-modulated (PWM) controllers or motor/bridge drivers. The ultrathin thin shrink small-outline package or TSSOP (PW) version fits in height-restricted places where other P-channel MOSFETs cannot. The size advantage is especially important where board height restrictions do not allow for an small-outline integrated circuit (SOIC) package. Such applications include notebook computers, personal digital assistants (PDAs), cellular #### **D PACKAGE** #### **PW PACKAGE** (TOP VIEW) NC $\square$ ☐ NC 15 SOURCE I ☐ DRAIN 14 SOURCE I ☐ DRAIN 13 SOURCE I ☐ DRAIN 12 SOURCE I ☐ DRAIN SOURCE - ☐ DRAIN GATE □ ☐ DRAIN NC [ □ NC NC - No internal connection telephones, and PCMCIA cards. For existing designs, the D-packaged version has a pinout common with other P-channel MOSFETs in SOIC packages. #### **AVAILABLE OPTIONS** | | PACKAGED | CHID EODM | | | |----------------|------------------------------|-------------|------------------|--| | TJ | SMALL OUTLINE TSSOP (D) (PW) | | CHIP FORM<br>(Y) | | | -40°C to 150°C | TPS1101D | TPS1101PWLE | TPS1101Y | | <sup>†</sup>The D package is available taped and reeled. Add an R suffix to device type (e.g., TPS1101DR). The PW package is only available left-end taped and reeled (indicated by the LE suffix on the device type; e.g., TPS1101PWLE). The chip form is tested at 25°C. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. LinBiCMOS is a trademark of Texas Instruments Incorporated. SLVS079C - DECEMBER 1993 - REVISED AUGUST 1995 #### schematic NOTE A: For all applications, all source terminals should be connected and all drain terminals should be connected. ### **TPS1101Y** chip information This chip, when properly assembled, displays characteristics similar to the TPS1101. Thermal compression or ultrasonic bonding may be used on the doped aluminum bonding pads. The chips may be mounted with conductive epoxy or a gold-silicon preform. ## TPS1101, TPS1101Y SINGLE P-CHANNEL ENHANCEMENT-MODE MOSFETS SLVS079C - DECEMBER 1993 - REVISED AUGUST 1995 ### absolute maximum ratings over operating free-air temperature (unless otherwise noted)† | | | | | | UNIT<br>V | |---------------------------------------------------------------------|--------------------------|------------|------------------------|-------|-----------| | Drain-to-source voltage, V <sub>DS</sub> | | | | | | | Gate-to-source voltage, VGS | | | | | V | | | V <sub>GS</sub> = -2.7 V | D package | T <sub>A</sub> = 25°C | ±0.62 | | | | | | T <sub>A</sub> = 125°C | ±0.39 | | | | | PW package | T <sub>A</sub> = 25°C | ±0.61 | | | | | | T <sub>A</sub> = 125°C | ±0.38 | | | | | Danakana | T <sub>A</sub> = 25°C | ±0.88 | | | | V 2V | D package | T <sub>A</sub> = 125°C | ±0.47 | | | | V <sub>GS</sub> = −3 V | DW poekogo | T <sub>A</sub> = 25°C | ±0.86 | | | Continuous drain current (T <sub>J</sub> = 150°C), I <sub>D</sub> ‡ | | PW package | T <sub>A</sub> = 125°C | ±0.45 | ] , | | Continuous diam current (1) = 150 C), 1D+ | V <sub>GS</sub> = -4.5 V | D package | T <sub>A</sub> = 25°C | ±1.52 | A | | | | | T <sub>A</sub> = 125°C | ±0.71 | | | | | PW package | T <sub>A</sub> = 25°C | ±1.44 | | | | | | T <sub>A</sub> = 125°C | ±0.67 | | | | | D package | T <sub>A</sub> = 25°C | ±2.30 | | | | V 10 V | D package | T <sub>A</sub> = 125°C | ±1.04 | | | | V <sub>GS</sub> = -10 V | PW package | T <sub>A</sub> = 25°C | ±2.18 | | | | | | T <sub>A</sub> = 125°C | ±0.98 | | | Pulsed drain current, ID <sup>‡</sup> | | | T <sub>A</sub> = 25°C | ±10 | Α | | Continuous source current (diode conduction), I <sub>S</sub> | | | | | Α | | Storage temperature range, T <sub>Stg</sub> | | | | | °C | | Operating junction temperature range, T <sub>J</sub> | | | | | °C | | Operating free-air temperature range, TA | | | | | °C | | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | | | | | °C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### **DISSIPATION RATING TABLE** | PACKAGE | $T_{\mbox{$A$}} \leq 25^{\circ}\mbox{$C$}$ POWER RATING | DERATING FACTOR <sup>‡</sup> ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING | |---------|---------------------------------------------------------|----------------------------------------------------------|---------------------------------------|---------------------------------------|----------------------------------------| | D | 791 mW | 6.33 mW/°C | 506 mW | 411 mW | 158 mW | | PW | 710 mW | 5.68 mW/°C | 454 mW | 369 mW | 142 mW | $<sup>\</sup>pm$ Maximum values are calculated using a derating factor based on R<sub>0JA</sub> = 158°C/W for the D package and R<sub>0JA</sub> = 176°C/W for the PW package. These devices are mounted on an FR4 board with no special thermal considerations. <sup>\$\</sup>frac{1}{2}\$ Maximum values are calculated using a derating factor based on \$R\_{\theta JA} = 158^{\circ}C/W\$ for the D package and \$R\_{\theta JA} = 176^{\circ}C/W\$ for the PW package. These devices are mounted on an FR4 board with no special thermal considerations. # TPS1101, TPS1101Y SINGLE P-CHANNEL ENHANCEMENT-MODE MOSFETS SLVS079C - DECEMBER 1993 - REVISED AUGUST 1995 ## electrical characteristics at $T_J = 25^{\circ}C$ (unless otherwise noted) #### static | PARAMETER | | TEST CONDITIONS | | TPS1101 | | | TPS1101Y | | | UNIT | | |---------------------|-------------------------------------------------------------|-------------------------------------|----------------------------------------------|-------------------------------------------------------------|----|-------|----------|-----|-------|------|-------| | | PARAMETER | | 1E31 CONDITIONS | | | TYP | MAX | MIN | TYP | MAX | UNIT | | V <sub>GS(th)</sub> | Gate-to-source threshold voltage | V <sub>DS</sub> = V <sub>GS</sub> , | = V <sub>G</sub> S, I <sub>D</sub> = -250 μA | | -1 | -1.25 | -1.5 | | -1.25 | | V | | V <sub>SD</sub> | Source-to-drain voltage (diode-forward voltage)† | I <sub>S</sub> = -1 A, | = -1 A, V <sub>GS</sub> = 0 V | | | -1.04 | | | -1.04 | | V | | IGSS | Reverse gate current,<br>drain short circuited to<br>source | V <sub>DS</sub> = 0 V, | | | | | ±100 | | | | nA | | Inno | Zero-gate-voltage drain | V=0 - 12 V | \\oo - 0 \\ | $V_{GS} = 0 V$ $T_{J} = 25^{\circ}C$ $T_{J} = 125^{\circ}C$ | | | -0.5 | | | | | | IDSS | current | VDS = -12 v, | VGS = 0 V | T <sub>J</sub> = 125°C | | | -10 | | | | μΑ | | | | $V_{GS} = -10 \text{ V}$ | $I_D = -2.5 A$ | | | 90 | | | 90 | | | | <br> | Static drain-to-source<br>on-state resistance† | $V_{GS} = -4.5 \text{ V}$ | $I_D = -1.5 A$ | | | 134 | 190 | | 134 | | mΩ | | rDS(on) | | $V_{GS} = -3 V$ | I 0.5 A | | | 198 | 310 | | 198 | | 11152 | | | | $V_{GS} = -2.7 \text{ V}$ | $I_{D} = -0.5 A$ | | | 232 | 400 | | 232 | | | | 9fs | Forward transconductance† | $V_{DS} = -10 \text{ V},$ | I <sub>D</sub> = -2 A | | | 4.3 | | | 4.3 | | S | <sup>†</sup> Pulse test: pulse duration ≤ 300 μs, duty cycle ≤ 2% ## dynamic | DADAMETED | | TEST CONDITIONS | | | TPS1101, TPS1101Y | | | UNIT | |--------------------|---------------------------------------|---------------------------|--------------------|------------------------|-------------------|-------|-----|------| | | PARAMETER | | TEST CONDITIONS | | | TYP | MAX | UNII | | Qg | Total gate charge | | | | | 11.25 | | | | Qgs | Gate-to-source charge | $V_{DS} = -10 V$ , | $V_{GS} = -10 V$ , | I <sub>D</sub> = -1 A | | 1.5 | | nC | | Q <sub>gd</sub> | Gate-to-drain charge | 1 | | | | 2.6 | | | | t <sub>d(on)</sub> | Turn-on delay time | | | I <sub>D</sub> = -1 A, | | 6.5 | | ns | | td(off) | Turn-off delay time | $V_{DD} = -10 \text{ V},$ | | | | 19 | | ns | | t <sub>r</sub> | Rise time | $R_G = 6 \Omega$ , | | | | 5.5 | | | | t <sub>f</sub> | Fall time | | | | | 13 | | ns | | trr(SD) | Source-to-drain reverse recovery time | I <sub>F</sub> = 5.3 A, | di/dt = 100 A/μs | | | 16 | | | SLVS079C - DECEMBER 1993 - REVISED AUGUST 1995 ## PARAMETER MEASUREMENT INFORMATION Figure 1. Switching-Time Test Circuit Figure 2. Switching-Time Waveforms ## **TYPICAL CHARACTERISTICS** ## **Table of Graphs** | | | FIGURE | |---------------------------------------------------------|----------------------------|--------| | | 1 | TIOOKE | | Drain current | vs Drain-to-source voltage | 3 | | Drain current | vs Gate-to-source voltage | 4 | | Static drain-to-source on-state resistance | vs Drain current | 5 | | Capacitance | vs Drain-to-source voltage | 6 | | Static drain-to-source on-state resistance (normalized) | vs Junction temperature | 7 | | Source-to-drain diode current | vs Source-to-drain voltage | 8 | | Static drain-to-source on-state resistance | vs Gate-to-source voltage | 9 | | Gate-to-source threshold voltage | vs Junction temperature | 10 | | Gate-to-source voltage | vs Gate charge | 11 | #### **TYPICAL CHARACTERISTICS** **DRAIN CURRENT** ## STATIC DRAIN-TO-SOURCE ON-STATE RESISTANCE #### TYPICAL CHARACTERISTICS #### STATIC DRAIN-TO-SOURCE ON-STATE RESISTANCE (NORMALIZED) vs ## JUNCTION TEMPERATURE ## SOURCE-TO-DRAIN DIODE CURRENT vs ### SOURCE-TO-DRAIN VOLTAGE ## STATIC DRAIN-TO-SOURCE ON-STATE RESISTANCE #### vs GATE-TO-SOURCE VOLTAGE ## GATE-TO-SOURCE THRESHOLD VOLTAGE #### VS Figure 10 ## **TYPICAL CHARACTERISTICS** # GATE-TO-SOURCE VOLTAGE vs GATE CHARGE Figure 11 #### THERMAL INFORMATION FR4-board-mounted only. Figure 12 ## FR4-board-mounted only. Figure 13 #### **APPLICATION INFORMATION** Figure 14. Notebook Load Management Figure 15. Cellular Phone Output Drive 10 #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated