SCAS148E - DECEMBER 1990 - REVISED APRIL 1998

- Independent Asynchronous Inputs and Outputs
- Low-Power Advanced CMOS Technology
- Bidirectional
- Dual 1024 by 9 Bits
- Programmable Almost-Full/Almost-Empty Flag
- Empty, Full, and Half-Full Flags

- Access Times of 25 ns With a 50-pF Load
- Data Rates up to 50 MHz
- Fall-Through Times of 22 ns Maximum
- High Output Drive for Direct Bus Interface
- Package Options Include 44-Pin Plastic Leaded Chip Carriers (FN) and 64-Pin Thin Quad Flat (PAG, PM) Packages

### description

A FIFO memory is a storage device that allows data to be written into and read from its array at independent data rates. The SN74ACT2235 is arranged as two 1024 by 9-bit FIFOs for high speed and fast access times. It processes data at rates up to 50 MHz, with access times of 25 ns in a bit-parallel format.

The SN74ACT2235 consists of bus-transceiver circuits, two  $1024 \times 9$  FIFOs, and control circuitry arranged for multiplexed transmission of data directly from the data bus or from the internal FIFO memories. Enable (GAB and GBA) inputs are provided to control the transceiver functions. The select-control (SAB and SBA) inputs are provided to select whether real-time or stored data is transferred. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. Figure 2 shows the eight fundamental bus-management functions that can be performed with the SN74ACT2235.

For more information on this device family, see the application report,  $1K \times 9 \times 2$  Asynchronous FIFO SN74ACT2235, literature number SCAA010.

The SN74ACT2235 is characterized for operation from 0°C to 70°C.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### **PAG OR PM PACKAGE** (TOP VIEW)



NC - No internal connection



SCAS148E - DECEMBER 1990 - REVISED APRIL 1998

# logic symbol†



 $<sup>\</sup>dagger$  This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the FN package.

## logic diagram (positive logic)





SCAS148E - DECEMBER 1990 - REVISED APRIL 1998

#### **Terminal Functions**

| TERMINAL <sup>†</sup> |                 | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------------|-----------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                  | NO.             | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                        |
| AF/AEA<br>AF/AEB      | 15<br>30        | 0   | Almost full/almost empty flags. The almost-full/almost-empty A flag (AF/AEA) is defined by the almost-full/almost-empty offset value for FIFO A (X). AF/AEA is high when FIFO A contains X or fewer words or 1024–X words. AF/AEA is low when FIFO A contains between (X + 1) or (1023 – X) words. The operation of the almost-full/almost-empty B flag (AF/AEB) is the same as AF/AEA for FIFO B. |
| A0–A8                 | 4–8,<br>10–13   | 1/0 | A-data inputs and outputs                                                                                                                                                                                                                                                                                                                                                                          |
| B0-B8                 | 32–35,<br>37–41 | I/O | B-data inputs and outputs                                                                                                                                                                                                                                                                                                                                                                          |
| DAF<br>DBF            | 21<br>24        | I   | Define-flag inputs. The high-to-low transition of $\overline{DAF}$ stores the binary value on A0–A8 as the almost-full/almost-empty offset value for FIFO A (X). The high-to-low transition of $\overline{DBF}$ stores the binary value of B0–B8 as the almost-full/almost-empty offset value for FIFO B (Y).                                                                                      |
| EMPTYA<br>EMPTYB      | 20<br>25        | 0   | Empty flags. EMPTYA and EMPTYB are low when their corresponding memories are empty and high when they are not empty.                                                                                                                                                                                                                                                                               |
| FULLA<br>FULLB        | 18<br>27        | 0   | Full flags. FULLA and FULLB are low when their corresponding memories are full and high when they are not full.                                                                                                                                                                                                                                                                                    |
| HFA<br>HFB            | 16<br>29        | 0   | Half-full flags. HFA and HFB are high when their corresponding memories contain 512 or more words and low when they contain 511 or fewer words.                                                                                                                                                                                                                                                    |
| LDCKA<br>LDCKB        | 17<br>28        | I   | Load clocks. Data on A0–A8 is written into FIFO A on a low-to-high transition of LDCKA. Data on B0–B8 is written into FIFO B on a low-to-high transition of LDCKB. When the FIFOs are full, LDCKA and LDCKB have no effect on the data residing in memory.                                                                                                                                         |
| GAB<br>GBA            | 2<br>43         | I   | Output enables. GAB, GBA control the transceiver functions. When GBA is low, A0–A8 are in the high-impedance state. When GAB is low, B0–B8 are in the high-impedance state.                                                                                                                                                                                                                        |
| RSTA<br>RSTB          | 22<br>23        | I   | Reset. A reset is accomplished in each direction by taking RSTA and RSTB low. This sets EMPTYA, EMPTYB, FULLA, FULLB, and AF/AEB high. Both FIFOs must be reset upon power up.                                                                                                                                                                                                                     |
| SAB<br>SBA            | 1<br>44         | I   | Select-control inputs. SAB and SBA select whether real-time or stored data is transferred. A low level selects real-time data and a high level selects stored data. Eight fundamental bus-management functions can be performed as shown in Figure 2.                                                                                                                                              |
| UNCKA<br>UNCKB        | 19<br>26        | I   | Unload clocks. Data in FIFO A is read to B0–B8 on a low-to-high transition of UNCKB. Data in FIFO B is read to A0–A8 on a low-to-high transition of UNCKB. When the FIFOs are empty, UNCKA and UNCKB have no effect on data residing in memory.                                                                                                                                                    |

<sup>†</sup> Terminals listed are for the FN package.

### programming procedure for AF/AEA

The almost-full/almost-empty flags (AF/AEA, AF/AEB) are programmed during each reset cycle. The almost-full/almost-empty offset value for FIFO A (X) and for FIFO B (Y) is either a user-defined value or the default values of X = 256 and Y = 256. Below are instructions to program AF/AEA using both methods. AF/AEB is programmed in the same manner for FIFO B.

#### user-defined X

Take DAF from high to low. This stores A0–A8 as X.

If  $\overline{\mathsf{RSTA}}$  is not already low, take  $\overline{\mathsf{RSTA}}$  low.

With DAF held low, take RSTA high. This defines AF/AEA using X.

To retain the current offset for the next reset, keep  $\overline{\mathsf{DAF}}$  low.

#### default X

To redefine AF/AE using the default value of X = 256, hold  $\overline{DAF}$  high during the reset cycle.





Figure 1. Timing Diagram for FIFO A

SCAS148E - DECEMBER 1990 - REVISED APRIL 1998



Figure 2. Bus-Management Functions



# ASYNCHRONOUS BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY SCAS148E – DECEMBER 1990 – REVISED APRIL 1998

#### SELECT-MODE CONTROL

| CON | ΓROL | OPERATION            |                      |  |  |  |  |
|-----|------|----------------------|----------------------|--|--|--|--|
| SAB | SBA  | A BUS                | B BUS                |  |  |  |  |
| L   | L    | Real-time B to A bus | Real-time A to B bus |  |  |  |  |
| L   | Н    | FIFO B to A bus      | Real-time A to B bus |  |  |  |  |
| Н   | L    | Real-time B to A bus | FIFO A to B bus      |  |  |  |  |
| Н   | Н    | FIFO B to A bus      | FIFO A to B bus      |  |  |  |  |

#### **OUTPUT-ENABLE CONTROL**

| CON | ΓROL | OPERATION                |                          |  |  |  |  |
|-----|------|--------------------------|--------------------------|--|--|--|--|
| GAB | GBA  | A BUS                    | B BUS                    |  |  |  |  |
| Н   | Н    | A bus enabled            | B bus enabled            |  |  |  |  |
| L   | Н    | A bus enabled            | Isolation/input to B bus |  |  |  |  |
| Н   | L    | Isolation/input to A bus | B bus enabled            |  |  |  |  |
| L   | L    | Isolation/input to A bus | Isolation/input to B bus |  |  |  |  |

Figure 2. Bus-Management Functions (Continued)

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                  |             | 0.5 V to 7 V   |
|--------------------------------------------------------|-------------|----------------|
| Input voltage range, V <sub>I</sub> : Control inputs   |             | 0.5 V to 7 V   |
| I/O ports                                              |             | 0.5 V to 5.5 V |
| Voltage range applied to a disabled 3-state outp       | out         | 5.5 V          |
| Package thermal impedance, $\theta_{JA}$ (see Note 1): | FN package  | 46°C/W         |
| •                                                      | PAG package | 58°C/W         |
|                                                        | PM package  | 67°C/W         |
| Storage temperature range, T <sub>stq</sub>            |             | 65°C to 150°C  |
| Maximum junction temperature, T <sub>J</sub>           |             | 150°C          |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### NOTE 1: The package thermal impedance is calculated in accordance with JESD 51.

## recommended operating conditions

|     |                                |              | ACT22 | 35-20 | ACT2235-30 |     | ACT2235-40 |     | ACT2235-60 |     | UNIT |  |
|-----|--------------------------------|--------------|-------|-------|------------|-----|------------|-----|------------|-----|------|--|
|     |                                |              | MIN   | MAX   | MIN        | MAX | MIN        | MAX | MIN        | MAX | UNIT |  |
| VCC | Supply voltage                 |              |       | 5.5   | 4.5        | 5.5 | 4.5        | 5.5 | 4.5        | 5.5 | V    |  |
| VIH | High-level input voltage       |              |       |       | 2          |     | 2          |     | 2          |     | V    |  |
| VIL | Low-level input voltage        |              |       | 0.8   |            | 0.8 |            | 0.8 |            | 0.8 | V    |  |
|     | High lovel oversit overest     | A or B ports |       | -8    |            | -8  |            | -8  |            | -8  | A    |  |
| IOH | High-level output current      | Status flags |       | -8    |            | -8  |            | -8  |            | -8  | mA   |  |
| la. | Low lovel output ourrent       | A or B ports |       | 16    |            | 16  |            | 16  |            | 16  | 4    |  |
| IOL | Low-level output current       | Status flags |       | 8     |            | 8   |            | 8   |            | 8   | mA   |  |
| TA  | Operating free-air temperature |              | 0     | 70    | 0          | 70  | 0          | 70  | 0          | 70  | °C   |  |



# ASYNCHRONOUS BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY SCAS148E - DECEMBER 1990 - REVISED APRIL 1998

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PAI              | RAMETER                                                      |                                  | TEST CONDITION           | ONS                                    | MIN | TYP <sup>†</sup> | MAX | UNIT |
|------------------|--------------------------------------------------------------|----------------------------------|--------------------------|----------------------------------------|-----|------------------|-----|------|
| Vон              |                                                              | $V_{CC} = 4.5 \text{ V},$        | I <sub>OH</sub> = -8 mA  |                                        | 2.4 |                  |     | V    |
| Val              | Flags $V_{CC} = 4.5 \text{ V}, \qquad I_{OL} = 8 \text{ mA}$ |                                  |                          |                                        |     | 0.5              | V   |      |
| VOL              | I/O ports                                                    | $V_{CC} = 4.5 \text{ V},$        | $I_{OL} = 16 \text{ mA}$ |                                        |     |                  | 0.5 | V    |
| П                |                                                              | V <sub>CC</sub> = 5.5 V,         | VI = VCC or 0            |                                        |     |                  | ±5  | μΑ   |
| loz              |                                                              | V <sub>CC</sub> = 5.5 V,         | VO = VCC or 0            |                                        |     |                  | ±5  | μΑ   |
| lcc <sup>‡</sup> |                                                              | $V_{I} = V_{CC} - 0.2 \text{ V}$ | or 0                     |                                        |     | 10               | 400 | μΑ   |
| Δlcc§            |                                                              | $V_{CC} = 5.5 \text{ V},$        | One input at 3.4 V,      | Other inputs at V <sub>CC</sub> or GND |     |                  | 1   | mA   |
| Ci               |                                                              | V <sub>I</sub> = 0,              | f = 1 MHz                |                                        |     | 4                |     | pF   |
| Co               |                                                              | $V_0 = 0,$                       | f = 1 MHz                |                                        |     | 8                |     | pF   |

## timing requirements over recommended operating conditions (unless otherwise noted) (see Figure 3)

|                 |                 |                                                                    | 'ACT22 | 235-20 | 'ACT22 | 235-30 | 'ACT22 | 235-40 | 'ACT2235-60 |      | UNIT  |
|-----------------|-----------------|--------------------------------------------------------------------|--------|--------|--------|--------|--------|--------|-------------|------|-------|
|                 |                 |                                                                    | MIN    | MAX    | MIN    | MAX    | MIN    | MAX    | MIN         | MAX  | UNII  |
| ٤               | Clock fraguancy | LDCKA or LDCKB                                                     |        | 50     |        | 33     |        | 25     |             | 16.7 | MHz   |
| fclock          | Clock frequency | UNCKA or UNCKB                                                     |        | 50     |        | 33     |        | 25     |             | 16.7 | IVITZ |
|                 |                 | RSTA or RSTB low                                                   | 20     |        | 20     |        | 25     |        | 25          |      |       |
|                 |                 | LDCKA or LDCKB low                                                 | 8      |        | 10     |        | 14     |        | 20          |      |       |
| l .             | Pulse duration  | LDCKA or LDCKB high                                                | 8      |        | 10     |        | 14     |        | 20          |      | ns    |
| t <sub>W</sub>  | Puise duration  | UNCKA or UNCKB low                                                 | 8      |        | 10     |        | 14     |        | 20          |      | 115   |
|                 |                 | UNCKA or UNCKB high                                                | 8      |        | 10     |        | 14     |        | 20          |      |       |
|                 |                 | DAF or DBF high                                                    | 10     |        | 10     |        | 10     |        | 10          |      |       |
|                 |                 | Data before LDCKA or LDCKB↑                                        | 4      |        | 4      |        | 5      |        | 5           |      |       |
|                 | Setup time      | Define AF/AE:<br>D0–D8 before DAF or DBF↓                          | 5      |        | 5      |        | 5      |        | 5           |      |       |
| t <sub>su</sub> |                 | Define AF/AE: DAF or DBF↓ before RSTA or RSTB↑                     | 7      |        | 7      |        | 7      |        | 7           |      | ns    |
|                 |                 | Define AF/AE (default):<br>DAF or DBF high before<br>RSTA or RSTB↑ | 5      |        | 5      |        | 5      |        | 5           |      |       |
|                 |                 | RSTA or RSTB inactive (high) before LDCKA or LDCKB↑                | 5      |        | 5      |        | 5      |        | 5           |      |       |
|                 |                 | Data after LDCKA or LDCKB↑                                         | 1      |        | 1      |        | 2      |        | 2           |      |       |
|                 |                 | Define AF/AE: D0–D8 after DAF or DBF↓                              | 0      |        | 0      |        | 0      |        | 0           |      |       |
| <sup>t</sup> h  | Hold time       | Define AF/AE: DAF or DBF low after RSTA or RSTB↑                   | 0      |        | 0      |        | 0      |        | 0           |      | ns    |
|                 |                 | Define AF/AE (default):<br>DAF or DBF high after<br>RSTA or RSTB↑  | 0      |        | 0      |        | 0      |        | 0           |      |       |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . ‡  $I_{CC}$  is tested with outputs open. § This is the supply current when each input is at one of the specified TTL voltage levels rather than 0 V or  $V_{CC}$ .

# ASYNCHRONOUS BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY SCAS148E - DECEMBER 1990 - REVISED APRIL 1998

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L$ = 50 pF (unless otherwise noted) (see Figure 3)

| PARAMETER        | FROM                    | то                | 'A  | CT2235-2 | 20  | 'ACT22 | 235-30 | 'ACT22 | 235-40 | 'ACT22 | 235-60 | UNIT    |
|------------------|-------------------------|-------------------|-----|----------|-----|--------|--------|--------|--------|--------|--------|---------|
| PARAMETER        | (INPUT)                 | (OUTPUT)          | MIN | TYP†     | MAX | MIN    | MAX    | MIN    | MAX    | MIN    | MAX    | ONIT    |
| f                | LDCK                    |                   | 50  |          |     | 33     |        | 25     |        | 16.7   |        | MHz     |
| fmax             | UNCK                    |                   | 50  |          |     | 33     |        | 25     |        | 16.7   |        | IVII IZ |
| t <sub>a</sub> , | LDCK↑,<br>LDCKB↑        | B or A            | 8   |          | 22  | 8      | 22     | 8      | 24     | 8      | 26     | ns      |
| <sup>t</sup> pd  | UNCKA↑,<br>UNCKB↑       | BULK              | 12  | 17       | 25  | 12     | 25     | 12     | 35     | 12     | 45     | 115     |
| <sup>t</sup> PLH | LDCK↑,<br>LDCKB↑        | EMPTYA,<br>EMPTYB | 4   |          | 15  | 4      | 15     | 4      | 17     | 4      | 19     | ns      |
|                  | UNCKA↑,<br>UNCKB↑       | EMPTYA,<br>EMPTYB | 2   |          | 17  | 2      | 17     | 2      | 19     | 2      | 21     |         |
| t <sub>PHL</sub> | RSTA↓, RSTB↓            | EMPTE             | 2   |          | 18  | 2      | 18     | 2      | 20     | 2      | 22     | ns      |
|                  | LDCK↑,<br>LDCKB↑        | FULLA, FULLB      | 4   |          | 15  | 4      | 15     | 4      | 17     | 4      | 19     |         |
|                  | UNCKA↑,<br>UNCKB↑       | FULLA, FULLB      | 4   |          | 15  | 4      | 15     | 4      | 17     | 4      | 19     |         |
|                  | RSTA↓, RSTB↓            | FULLA, FULLB      | 2   |          | 15  | 2      | 15     | 2      | 17     | 2      | 19     |         |
| <sup>t</sup> PLH |                         | AF/AEA,<br>AF/AEB | 2   |          | 15  | 2      | 15     | 2      | 17     | 2      | 19     | ns      |
|                  | LDCK↑,<br>LDCKB↑        | HFA, HFB          | 2   |          | 15  | 2      | 15     | 2      | 17     | 2      | 19     |         |
| <sup>t</sup> PHL | UNCKA↑,<br>UNCKB↑       | HFA, HFB          | 4   |          | 18  | 4      | 18     | 4      | 20     | 4      | 22     | ns      |
|                  | RSTA↓, RSTB↓            |                   | 1   |          | 15  | 1      | 15     | 1      | 17     | 1      | 19     |         |
|                  | SAB or SBA <sup>‡</sup> | B or A            | 1   |          | 11  | 1      | 11     | 1      | 12     | 1      | 14     |         |
|                  | A or B                  | BOIA              | 1   |          | 11  | 1      | 11     | 1      | 12     | 1      | 14     |         |
| <sup>t</sup> pd  | LDCK↑,<br>LDCKB↑        | AF/AEA,           | 2   |          | 18  | 2      | 18     | 2      | 20     | 2      | 22     | ns      |
|                  | UNCKA↑,<br>UNCKB↑       | AF/AEB            | 2   |          | 18  | 2      | 18     | 2      | 20     | 2      | 22     |         |
| t <sub>en</sub>  | GBA or GAB              | A or B            | 2   |          | 11  | 2      | 11     | 2      | 13     | 2      | 15     | ns      |
| <sup>t</sup> dis | GBA or GAB              | A or B            | 1   |          | 9   | 1      | 9      | 1      | 11     | 1      | 13     | ns      |

# operating characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$

|                 | PARAMETER                                 | TEST CO          | TYP                    | UNIT      |    |    |
|-----------------|-------------------------------------------|------------------|------------------------|-----------|----|----|
| C <sub>pd</sub> | Down dissination consistence per 4K hite  | Outputs enabled  | C. 50 pF               | 4 E MI I- | 71 | ~F |
|                 | Power dissipation capacitance per 1K bits | Outputs disabled | $C_L = 50 \text{ pF},$ | f = 5 MHz | 57 | pF |



<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. ‡ These parameters are measured with the internal output state of the storage register opposite that of the bus input.

SCAS148E - DECEMBER 1990 - REVISED APRIL 1998

#### PARAMETER MEASUREMENT INFORMATION



NOTE A: C<sub>L</sub> includes probe and jig capacitance.

Figure 3. Load Circuit and Voltage Waveforms



## **TYPICAL CHARACTERISTICS**



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated