- **Member of the Texas Instruments** Widebus<sup>™</sup> Family
- Independent Asynchronous Inputs and Outputs
- **Read and Write Operations Can Be** Synchronized to Independent System Clocks
- Programmable Almost-Full/Almost-Empty Flag
- Pin-to-Pin Compatible With SN74ACT7882, SN74ACT7884, and SN74ACT7811
- Input-Ready, Output-Ready, and Half-Full Flags

- Cascadable in Word Width and/or Word Depth
- Fast Access Times of 13 ns With a 50-pF Load
- High Output Drive for Direct Bus Interface
- **Released as DSCC SMD (Standard** Microcircuit Drawing) 5962-9562701QYA and 5962-9562701NXD
- **Package Options Include 68-Pin Ceramic** Quad Flat (HV) and 80-Pin Plastic Quad Flat (PN) Packages





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus is a trademark of Texas Instruments Incorporated.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1998, Texas Instruments Incorporated On products compliant to MIL-PRF-38535, all parameters are tested unless otherwise noted. On all other products, production processing does not necessarily include testing of all parameters.

POST OFFICE BOX 655303 • DALLAS, TEXAS 75265



NC - No internal connection

#### description

A FIFO memory is a storage device that allows data to be written into and read from its array at independent data rates. The SN54ACT7881 is organized as  $1024 \times 18$  bits and processes data with rates up to 50 MHz and access times of 13 ns in a bit-parallel format. Data outputs are noninverting with respect to the data inputs. Expansion is accomplished easily in both word width and word depth.

The SN54ACT7881 has normal input-bus to output-bus asynchronous operation. The special enable circuitry adds the ability to synchronize independent reads and writes to their respective system clocks.

The SN54ACT7881 is characterized for operation over the full military temperature range of -55°C to 125°C.





<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the HV package.



#### functional block diagram





#### **Terminal Functions**

| TERMINAL <sup>†</sup> |                                                                                   | 1/2 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|-----------------------|-----------------------------------------------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME NO.              |                                                                                   | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| AF/AE                 | 47                                                                                | 0   | Almost-full/almost-empty flag. The AF/AE boundary is defined by the AF/AE offset value (X). This value can be programmed during reset, or the default value of 256 can be used. AF/AE is high when the FIFO contains (X + 1) or fewer words or $(1025 - X)$ or more words. AF/AE is low when the FIFO contains between (X + 2) and $(1024 - X)$ words.<br>Programming procedure for AF/AE – The AF/AE flag is programmed during each reset cycle. The AF/AE offset value (X) is either a user-defined value or the default of X = 256. Instructions to program AF/AE using both methods are as follows:<br><b>User-defined X</b><br>Step 1: Take DAF from high to low.<br>Step 2: If RESET is not already low, take RESET low.<br>Step 3: With DAF held low, take RESET high. This defines the AF/AE using X.<br>Step 4: To retain the current offset for the next reset, keep DAF low.<br><b>Default X</b><br>To redefine AF/AE using the default value of X = 256, hold DAF high during the reset cycle. |  |  |
| DAF                   | 39                                                                                | I   | Define-almost-full. The high-to-low transition of DAF stores the binary value of data inputs as the AF/AE offset value (X). With DAF held low, a low pulse on RESET defines the AF/AE flag using X.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| D0–D17                | 18–16, 27–22,<br>29, 38–31                                                        | I   | Data inputs for 18-bit-wide data to be stored in the memory. A high-to-low transition of $\overline{\text{DAF}}$ captures data for the AF/AE offset (X) from D8–D0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| HF                    | 51                                                                                | 0   | Half-full flag. HF is high when the FIFO contains 512 or more words and is low when the number of words in memory is less than half the depth of the FIFO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| IR                    | 50                                                                                | 0   | Input-ready flag. IR is high when the FIFO is not full and low when the device is full. During reset, IR is driven low on the rising edge of the second WRTCLK pulse. IR is then driven high on the rising edge of the second WRTCLK pulse after RESET goes high. After the FIFO is filled and IR is driven low, IR is driven high on the second WRTCLK pulse after the first valid read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| OE                    | 11                                                                                | Ι   | Output enable. The Q0–Q17 outputs are in the high-impedance state when OE is low. OE must be high before the rising edge of RDCLK to read a word from memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| OR                    | 7                                                                                 | 0   | Output-ready flag. OR is high when the FIFO is not empty and low when the FIFO is empty. During reset, OR is set low on the rising edge of the third RDCLK pulse. OR is set high on the rising edge of the third RDCLK pulse to occur after the first word is written into the FIFO. OR is set low on the rising edge of the first RDCLK pulse after the last word is read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| Q0–Q17                | 4, 5, 53, 54,<br>56, 57, 61, 64,<br>65, 67, 68, 70,<br>71, 73, 74, 77,<br>78, 80, | 0   | Data outputs. The first data word to be loaded into the FIFO is moved to Q0–Q17 on the rising edge of the third RDCLK pulse to occur after the first valid write. RDEN1 and RDEN2 do not affect this operation. Following data is unloaded on the rising edge of RDCLK when RDEN1, RDEN2, OE, and OR are high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| RDCLK                 | 14                                                                                | I   | Read clock. Data is read out of memory on the low-to-high transition of RDCLK if OR, OE, RDEN1, and RDEN2 are high. RDCLK is a free-running clock and functions as the synchronizing clock for all data transfers out of the FIFO. OR also is driven synchronously with respect to RDCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| RDEN1<br>RDEN2        | 13<br>12                                                                          | I   | Read enable. RDEN1 and RDEN2 must be high before a rising edge on RDCLK to read a word out of memory. RDEN1 and RDEN2 are not used to read the first word stored in memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| RESET                 | 10                                                                                | I   | Reset. A reset is accomplished by taking RESET low and generating a minimum of four RDCLK and WRTCLK cycles. This ensures that the internal read and write pointers are reset and that OR, HF, and IR are low, and AF/AE is high. The FIFO must be reset upon power up. With DAF at a low level, a low pulse on RESET defines AF/AE using the AF/AE offset value (X), where X is the value previously stored. With DAF at a high level, a low-level pulse on RESET defines the AF/AE flag using the default value of X = 256.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| WRTCLK                | 29                                                                                | I   | Write clock. Data is written into memory on a low-to-high transition of WRTCLK if IR, WRTEN1, and WRTEN2 are high. WRTCLK is a free-running clock and functions as the synchronizing clock for all data transfers into the FIFO. IR also is driven synchronously with respect to WRTCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| WRTEN1<br>WRTEN2      | 30<br>31                                                                          | I   | Write enable. WRTEN1 and WRTEN2 must be high before a rising edge on WRTCLK for a word to be written into memory. WRTEN1 and WRTEN2 do not affect the storage of the AF/AE offset value (X).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |

<sup>†</sup> Terminals listed are for the PN package.



# $\begin{array}{l} \text{SN54ACT7881} \\ \text{1024} \times \text{18} \\ \text{CLOCKED FIRST-IN, FIRST-OUT MEMORY} \\ \text{SGAS004A - AUGUST 1995 - REVISED APRIL 1998} \end{array}$









Figure 2. Reset Cycle: Define AF/AE Flag Using the Default Value of X = 256



\_

| RESET  |                                                                 |
|--------|-----------------------------------------------------------------|
| DAF    | Don't Care                                                      |
| WRTCLK |                                                                 |
| WRTEN1 |                                                                 |
| WRTEN2 |                                                                 |
| D0-D17 | W1 W2 W3 W4 Symptotic Approximation B Symptotic Approximation C |
| RDCLK  |                                                                 |
| RDEN1  |                                                                 |
| RDEN2  |                                                                 |
| OE     |                                                                 |
| Q0–Q17 | W1                                                              |
| OR     |                                                                 |
| AF/AE  |                                                                 |
| HF     |                                                                 |
| IR     |                                                                 |
|        |                                                                 |

DATA-WORD NUMBERS FOR FLAG TRANSITIONS

| TRANSITION WORD |             |       |  |  |  |  |
|-----------------|-------------|-------|--|--|--|--|
| A B C           |             |       |  |  |  |  |
| W513            | W(1025 – X) | W1025 |  |  |  |  |

Figure 3. Write Cycle





W(1024 – X) W(1025 – X) Figure 4. Read Cycle W1024

W1025

W513

W514



#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>              | –0.5 V to 7 V     |
|----------------------------------------------------|-------------------|
| Input voltage range, V <sub>1</sub>                | –0.5 V to 7 V     |
| Voltage range applied to a disabled 3-state output | . –0.5 V to 5.5 V |
| Storage temperature range, T <sub>stg</sub>        | –65°C to 150°C    |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions

|     |                                | MIN | MAX | UNIT |
|-----|--------------------------------|-----|-----|------|
| VCC | Supply voltage                 | 4.5 | 5.5 | V    |
| VIH | High-level input voltage       | 2   |     | V    |
| VIL | Low-level input voltage        |     | 0.8 | V    |
| IOH | High-level output current      |     | -8  | mA   |
| IOL | Low-level output current       |     | 16  | mA   |
| TA  | Operating free-air temperature | -55 | 125 | °C   |

### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER         | Т                                      | EST CONDITIONS                  | MIN | TYP‡ | MAX | UNIT |
|-------------------|----------------------------------------|---------------------------------|-----|------|-----|------|
| VOH               | V <sub>CC</sub> = 4.5 V,               | I <sub>OH</sub> = -8 mA         | 2.4 |      |     | V    |
| V <sub>OL</sub>   | V <sub>CC</sub> = 4.5 V,               | I <sub>OL</sub> = 16 mA         |     |      | 0.5 | V    |
| Ц                 | V <sub>CC</sub> = 5.5 V,               | VI = VCC or 0                   |     |      | ±5  | μA   |
| I <sub>OZ</sub>   | V <sub>CC</sub> = 5.5 V,               | VO = ACC  or  0                 |     |      | ±5  | μA   |
| 8                 | $V_{I} = V_{CC} - 0.2 V \text{ or } 0$ |                                 |     |      | 400 | μA   |
| I <sub>CC</sub> § | One input at 3.4 V,                    | Other inputs at $V_{CC}$ or GND |     |      | 1.2 | mA   |
| Ci                | $V_{I} = 0,$                           | f = 1 MHz                       |     | 4    |     | pF   |
| Co                | V <sub>O</sub> = 0,                    | f = 1 MHz                       |     | 8    |     | pF   |

<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

§ I<sub>CC</sub> is tested with outputs open.



|                 |                 |                                                                           | MIN | MAX | UNIT |
|-----------------|-----------------|---------------------------------------------------------------------------|-----|-----|------|
| fclock          | Clock frequency |                                                                           |     | 50  | MHz  |
|                 |                 | WRTCLK high                                                               | 7   |     |      |
|                 |                 | WRTCLK low                                                                | 7.5 |     |      |
| tw              | Pulse duration  | RDCLK high                                                                | 7   |     | ns   |
|                 |                 | RDCLK low                                                                 | 7   |     |      |
|                 |                 | DAF high                                                                  | 7   |     |      |
|                 |                 | D0–D17 before WRTCLK↑                                                     | 5   |     |      |
|                 |                 | WRTEN1, WRTEN2 high before WRTCLK <sup>↑</sup>                            | 5   |     |      |
|                 |                 | OE, RDEN1, RDEN2 high before RDCLK <sup>↑</sup>                           | 5   |     |      |
| t <sub>su</sub> | Setup time      | Reset: RESET low before first WRTCLK <sup>↑</sup> and RDCLK <sup>↑†</sup> | 6*  |     | ns   |
|                 |                 | Define AF/AE: D0–D8 before $\overline{\text{DAF}}\downarrow$              | 5   |     |      |
|                 |                 | Define AF/AE: DAF↓ before RESET↑                                          | 6   |     |      |
|                 |                 | Define AF/AE (default): DAF high before RESET                             | 5   |     |      |
|                 |                 | D0–D17 after WRTCLK <sup>↑</sup>                                          | 0   |     |      |
|                 |                 | WRTEN1, WRTEN2 high after WRTCLK↑                                         | 0   |     |      |
| t <sub>h</sub>  |                 | OE, RDEN1, RDEN2 high after RDCLK↑                                        | 0.5 |     |      |
|                 | Hold time       | Reset: RESET low after fourth WRTCLK↑ and RDCLK↑†                         | 0*  |     | ns   |
|                 |                 | Define AF/AE: D0–D8 after $\overline{\text{DAF}}\downarrow$               | 1   |     |      |
|                 |                 | Define AF/AE: DAF low after RESET↑                                        | 0   |     |      |
|                 |                 | Define AF/AE (default): DAF high after RESET                              | 0   |     |      |

## timing requirements over recommended ranges of supply voltage and operating free-air temperature (see Figures 1 through 4)

\* On products compliant to MIL-PRF-38535, this parameter is not production tested.

<sup>†</sup> To permit the clock pulse to be utilized for reset purposes

## switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 5)

| PARAMETER         | FROM<br>(INPUT)     | TO<br>(OUTPUT) | MIN | MAX | UNIT |
|-------------------|---------------------|----------------|-----|-----|------|
| f <sub>max</sub>  | WRTCLK or RDCLK     |                | 50  |     | MHz  |
| <sup>t</sup> pd   | RDCLK↑              | Any Q          | 3   | 13  | ns   |
| t <sub>pd</sub> ‡ | RDCLK↑              | Any Q          |     |     | ns   |
|                   | WRTCLK <sup>↑</sup> | IR             | 2   | 9.5 |      |
| <b>A</b> .        | RDCLK↑              | OR             | 2   | 9.5 |      |
| <sup>t</sup> pd   | WRTCLK <sup>↑</sup> | AF/AE          |     | 19  | ns   |
|                   | RDCLK↑              | AF/AE          | 6   | 19  |      |
| <sup>t</sup> PLH  | WRTCLK <sup>↑</sup> | HF             | 6   | 17  | ns   |
| <sup>t</sup> PHL  | RDCLK1              | HF             | 6   | 17  | ns   |
| <sup>t</sup> PLH  | RESET↓              | AF/AE          | 3   | 17  | ns   |
| <sup>t</sup> PHL  | RESET↓              | HF             | 3   | 19  | ns   |
| ten               | OE                  | Any Q          | 2   | 11  | ns   |
| <sup>t</sup> dis  | OE                  | Any Q          | 2   | 14  | ns   |

<sup>‡</sup> This parameter is measured with  $C_L = 30 \text{ pF}$  (see Figure 5).



#### operating characteristics, $V_{CC} = 5 V$ , $T_A = 25^{\circ}C$

| PARAMETER       |                                           | TEST CONDITIONS         |           | TYP | UNIT |
|-----------------|-------------------------------------------|-------------------------|-----------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance per 1K bits | C <sub>L</sub> = 50 pF, | f = 5 MHz | 65  | pF   |









#### **TYPICAL CHARACTERISTICS**



#### **APPLICATION INFORMATION**

#### expanding the SN54ACT7881

The SN54ACT7881 is expandable in both word width and word depth. Word-depth expansion is accomplished by connecting the devices in series such that data flows through each device in the chain. Figure 9 shows two SN54ACT7881 devices configured for word-depth expansion. The common clock between the devices can be tied to either the write clock (WRTCLK) of the first device or the read clock (RDCLK) of the last device. The output-ready flag (OR) of the previous device and the input-ready flag (IR) of the next device maintain data flow to the last device in the chain whenever space is available.

Figure 10 shows two SN54ACT7881 devices in word-width expansion. Word-width expansion is accomplished by simply connecting all common control signals between the devices and creating composite input-ready (IR) and output-ready (OR) signals. The almost-full/almost-empty flag (AF/AE) and half-full flag (HF) can be sampled from any one device. Word-depth expansion and word-width expansion can be used together.







Figure 9. Word-Width Expansion: 1024 Words  $\times$  36 Bits



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated