- Very High-Resolution, 1/3-in Solid-State Image Sensor for NTSC Black and White Applications - 340,000 Pixels per Field - Frame Memory - 658 (H) × 496 (V) Active Elements in Image Sensing Area Compatible With Electronic Centerin - Multimode Readout Capability - Progressive Scan - Interlaced Scan - Dual-Line Readout - Image-Area Line Summing - Smear Subtraction - Fast Single-Pulse Clear Capability - Continuous Electronic Exposure Control From 1/60 – 1/50,000 s - 7.4-μm Square Pixels - Advanced Lateral-Overflow-Drain Antiblooming - Low Dark Current - High Dynamic Range - High Sensitivity - High Blue Response - Solid-State Reliability With No Image Burn-In, Residual Imaging, Image Distortion, Image Lag, or Microphonics #### description The TC237 is a frame-transfer, charge-coupled device (CCD) image sensor designed for use in single-chip black and white NTSC TV, computer, and special-purpose applications requiring low cost and small size. The image-sensing area of the TC237 is configured into 500 lines with 680 elements in each line. Twenty-two elements are provided in each line for dark reference. The blooming-protection feature of the sensor is based on an advanced lateral-overflow-drain concept. The sensor can be operated in a true-interlace mode as a 658(H) $\times$ 496(V) sensor with a very low dark current. One important feature of the TC237 very high-resolution sensor is the ability to capture a full 340,000 pixels per field. The image sensor also provides high-speed image-transfer capability. This capability allows for a continuous electronic exposure control without the loss of sensitivity and resolution inherent in other technologies. The charge is converted to signal voltage at 20 $\mu V$ per electron by a high-performance structure with a reset and a voltage-reference generator. The signal is further buffered by a low-noise, two-stage, source-follower amplifier to provide high output-drive capability. The TC237 is built using TI-proprietary advanced virtual-phase (AVP) technology, which provides devices with high blue response, low dark signal, good uniformity, and single-phase clocking. The TC237 is characterized for operation from $-10^{\circ}$ C to $45^{\circ}$ C. This MOS device contains limited built-in gate protection. During storage or handling, the device leads should be shorted together or the device should be placed in conductive foam. In a circuit, unused inputs should always be connected to VSS. Under no circumstances should pin voltages exceed absolute maximum ratings. Avoid shorting OUT to VSS during operation to prevent damage to the amplifier. The device can also be damaged if the output terminals are reverse-biased and an excessive current is allowed to flow. Specific guidelines for handling devices of this type are contained in the publication *Guidelines for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices and Assemblies* available from Texas Instruments. ## functional block diagram ## sensor topology diagram #### **Terminal Functions** | TERM | INAL | 1/0 | DECODINE | | | | | |------|--------|-----|-----------------------------------------------|--|--|--|--| | NAME | NO. | I/O | DESCRIPTION | | | | | | ADB | 4 | I | Supply voltage for amplifier-drain bias | | | | | | IAG1 | 12 | I | Image-area gate 1 | | | | | | IAG2 | 2 | I | Image-area gate 2 | | | | | | ODB | 1 | I | oply voltage overflow-drain antiblooming bias | | | | | | OUT1 | 5 | 0 | utput signal 1 | | | | | | OUT2 | 6 | 0 | Output signal 2 | | | | | | RST | 7 | I | Reset gate | | | | | | SAG | 10, 11 | I | Storage-area gate | | | | | | SRG | 8 | I | Serial-register gate | | | | | | SUB | 3, 9 | | Substrate | | | | | ## detailed description The TC237 consists of four basic functional blocks: the image-sensing area, the image-storage area, the serial register gates, and the low-noise signal processing amplifier block with charge-detection nodes and independent resets. The location of each of these blocks is identified in the functional block diagram. ### image-sensing and storage areas Figure 1 and Figure 2 show cross sections with potential-well diagrams and top views of the image-sensing and storage-area elements. As light enters the silicon in the image-sensing area, free electrons are generated and collected in the wells of the sensing elements. Blooming protection is provided by applying a dc bias to the overflow-drain bias pin. If it is necessary to clear the image before beginning a new integration time (for implementation of electronic fixed shutter or electronic auto-iris), it is possible to do so by applying a pulse at least 1 µs in duration to the overflow-drain bias. After integration is complete, the charge is transferred into the storage area; the transfer timing is dependent on whether the readout mode is interlace or progressive scan. If the progressive-scan readout mode is selected, the readout may be performed normally by utilizing one serial register or high speed by using both serial registers (see Figure 3 through Figure 5). A line-summing operation (which is useful in off-chip smear subtraction) may be implemented before the parallel transfer (see Figure 6 for line-summing timing). There are 22 columns at the left edge of the image-sensing area that are shielded from incident light; these elements provide the dark reference used in subsequent video-processing circuits to restore the video black level. There are also four dark lines between the image-sensing and the image-storage area that prevent charge leakage from the image-sensing area into the image-storage area. Figure 1. Image-Area Pixel Structure Figure 2. Storage-Area Pixel Structure Figure 3. Interlace Timing <sup>†</sup> The number of parallel transfer pulses is field dependent. Field 1 has 500 pulses of IAG1, IAG2, SAG, and SRG with appropriate phasing. Field 2 has 501 pulses. <sup>&</sup>lt;sup>‡</sup> The readout is from register 2. <sup>†</sup> The readout will be from register 2. Figure 4. Progressive-Scan Timing With Single Register Readout SOCS044B – JUNE 1994 – REVISED JUNE 1996 Readout Figure 5. Progressive-Scan Timing With Dual Register Readout # TC237 $680-\times500$ -PIXEL CCD IMAGE SENSOR Figure 6. Line-Summing Timing <sup>†</sup> This pulse occurs only during field 1. <sup>&</sup>lt;sup>‡</sup> This pulse occurs only during field 2. <sup>§</sup> While readout is from register 2, register 1 can be read out for off-chip smear subtraction. The number of parallel transfer pulses if field dependent. field 1 has 500 pulses and field 2 has 501 pulses. #### serial registers The storage-area gate and serial gate(s) are used to transfer the charge line by line from the storage area into the serial register(s). Depending on the readout mode, one or both serial registers is used. If both are used, the registers are read out in parallel. #### readout and video processing After transfer into the serial register(s), the pixels are clocked out and sensed by a charge-detection node. The node must be reset to a reference level before the next pixel is placed onto the detection node. The timing for the serial-register readout, which includes the external pixel clamp and sample-and-hold signals needed to implement correlated double sampling, is shown in Figure 7. As the charge is transferred onto the detection node, the potential of this node changes in proportion to the amount of signal received. The change is sensed by an MOS transistor and, after proper buffering, the signal is supplied to the output terminal of the image sensor. The buffer amplifier converts charge into a video signal. Figure 8 shows the circuit diagram of the charge-detection node and output amplifier. The detection nodes and amplifiers are placed a short distance away from the edge of the storage area; therefore, each serial register contains 4 dummy elements that are used to span the distance between the serial registers and the amplifiers. Figure 7. Serial-Readout and Video-Processing Timing Figure 8. Output Amplifier and Charge-Detection Node ## **TC237** ## $680-\times500$ -PIXEL CCD IMAGE SENSOR SOCS044B - JUNE 1994 - REVISED JUNE 1996 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, ADB (see Note 1) | SUB to SUB + 15 V | |------------------------------------------------------|-------------------| | Supply voltage range, ODB | SUB to SUB + 21 V | | Input voltage range for ABG, IAG1, IAG2, SAG, SRG | 0 V to 15 V | | Operating free-air temperature range, T <sub>A</sub> | 10°C to 45°C | | Storage temperature range | –30°C to 85°C | | Operating case temperature range | –10°C to 55°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |----------------------------------------------------------|--------------------------|------------|------|------|------|------| | Supply voltage for amplifier drain bias, ADB | | | | | 23 | V | | Supply voltage for overflow-drain antiblooming bias, ODB | For antiblooming control | | 14 | 16 | 17 | V | | Supply voltage for overnow-drain antibiodining bias, ODB | For clearing | | 25 | 26 | 27 | | | Substrate bias voltage | | | | 10 | | V | | | IAG1, IAG2 | High level | 11.5 | 12 | 12.5 | V | | | IAG1, IAG2 | Low level | | 0 | | | | Input voltage, V <sub>I</sub> | SAG | High level | 11.5 | 12 | 12.5 | | | input voitage, vi | SAG | Low level | | 0 | | | | | SRG, RST | High level | 11.5 | 12 | 12.5 | | | | 3KG, K31 | Low level | | 0 | | | | | IAG1, IAG2 | | | 25 | | | | Clock frequency, f <sub>clock</sub> | SAG | | | 25 | | MHz | | | SRG, RST | | | 12.5 | | | | Capacitive load | OUT1, OUT2 | | | | 6 | рF | | Operating free-air temperature, T <sub>A</sub> | | | | | 45 | °C | NOTE 1: All voltage values are with respect to substrate terminal. # electrical characteristics over recommended operating range of supply voltage, $T_A = -10^{\circ} C$ to $45^{\circ} C$ | PARAMETER | | | TYP <sup>†</sup> | MAX | UNIT | | |----------------------------------------------|--------------------------|--------|------------------|------|-----------------------------|--| | Dunamia ranga (asa Mata 2) | With CDS‡ | | 69 | 70 | -10 | | | Dynamic range (see Note 2) | Without CDS <sup>‡</sup> | | 58 | 59 | dB | | | Charge conversion factor | | 20 | | μV/e | | | | Charge-transfer efficiency (see Note 3) | | 0.9999 | 0.99995 | 1 | | | | Signal-response delay time, $\tau$ (see Note | 4) | | TBD | | ns | | | Gamma (see Note 5) | | | | 1 | | | | Output resistance | | 300 | 400 | 500 | Ω | | | Naise aguirelent signal | With CDS <sup>‡</sup> | 8.5 | 10 | 12 | <ul><li>electrons</li></ul> | | | Noise-equivalent signal | Without CDS <sup>‡</sup> | 30 | 36 | 42 | | | | | ADB (see Note 6) | | TBD | | dB | | | Rejection ratio | SRG (see Note 7) | | TBD | | | | | | ABG (see Note 8) | | TBD | | | | | Supply current | | 5 | 10 | mA | | | | | IAG1, IAG2 | | 2000 | | pF | | | Input congeitance C | SRG | | 70 | | | | | Input capacitance, C <sub>i</sub> | RST | | 10 | | | | | | SAG | | 4000 | | ] | | <sup>†</sup> All typical values are at $T_A = 25$ °C. - NOTES: 2. Dynamic range is -20 times the logarithm of the mean noise signal divided by saturation output signal. - 3. Charge-transfer efficiency is one minus the charge loss per transfer in the output register. The test is performed in the dark using an electrical input signal. - 4. Signal-response delay time is the time between the falling edge of the SRG pulse and the output-signal valid state. - 5. Gamma (γ) is the value of the exponent in the equation below for two points on the linear portion of the transfer-function curve (this value represents points near saturation). $$\left(\frac{\text{Exposure (2)}}{\text{Exposure (1)}}\right)^{\gamma} \ = \ \left(\frac{\text{Output signal (2)}}{\text{Output signal (1)}}\right)$$ - 6. ADB rejection ratio is -20 times the logarithm of the ac amplitude at the output divided by the ac amplitude at ADB. - 7. SRG rejection ratio is -20 times the logarithm of the ac amplitude at the output divided by the ac amplitude at SRG. - 8. ABG rejection ratio is -20 times the logarithm of the ac amplitude at the output divided by the ac amplitude at ABG. <sup>‡</sup> CDS = Correlated double sampling, a signal-processing technique that improves noise performance by subtraction of reset noise. # optical characteristics, $T_A = 40$ °C, integration time = 16.67 ms (unless otherwise noted) | | MIN | TYP | MAX | UNIT | | | |---------------------------------------------------|-------------------------------------------------------------------------|-----------------------|-----|------|--------------------|-----------| | Sanaitivity (and Note 0) | No IR filter | | | 256 | | m\//lux | | Sensitivity (see Note 9) | With IR filter | | 32 | | mV/lux | | | Saturation signal, V <sub>sat</sub> (see Note 10) | Saturation signal, V <sub>sat</sub> (see Note 10) Antiblooming disabled | | | 390 | | mV | | Maximum usable signal, V <sub>use</sub> | Maximum usable signal, V <sub>use</sub> Antiblooming enabled | | | 180 | | mV | | Blooming overload ratio (see Note 11) | | | | 1000 | | | | Image-area well capacity | | | 22K | 30K | 38K | electrons | | Smear (see Note 12) | See Note 13 | | | -78 | dB | | | Dark current | T <sub>A</sub> = 21°C | | | 0.05 | nA/cm <sup>2</sup> | | | Dark signal | T <sub>A</sub> = 45°C | | | 1 | mV | | | Dark-signal uniformity | T <sub>A</sub> = 45°C | | | 0.5 | mV | | | Dark-signal shading | T <sub>A</sub> = 45°C | | | 0.5 | mV | | | Caurious acauniformity | Dark | T <sub>A</sub> = 45°C | | | 10 | mV | | Spurious nonuniformity | Illuminated, F#8 | T <sub>A</sub> = 45°C | | | 15 | % | | Column uniformity | | | | | 0.5 | mV | | Electronic-shutter capability | | | | 1/60 | | S | NOTES: 9. Theoretical value - 10. Saturation is the condition in which further increase in exposure does not lead to further increase in output signal. - 11. Blooming is the condition in which charge is induced in an element by light incident on another element. Blooming overload ratio is the ratio of blooming exposure to saturation exposure. - 12. Smear is a measure of the error introduced by transferring charge through an illuminated pixel in shutterless operation. It is equivalent to the ratio of the single-pixel transfer time to the exposure time using an illuminated section that is 1/10 of the image-area vertical height with recommended clock frequencies. - 13. The exposure time is 16.67 ms, the fast-dump clocking rate during vertical transfer is 12.5 MHz, and the illuminated section is 1/10 the height of the image section. ### TYPICAL CHARACTERISTICS Figure 9. Spectral Characteristics of the TC237 CCD Sensor <sup>†</sup> CLEAR is active-low TTL. Figure 10. Typical Application Circuit Diagram | SUPPORT CIRCUIT | | | | | | | |-------------------------------------|----------------|--------|---------------------------------------|--|--|--| | DEVICE PACKAGE APPLICATION FUNCTION | | | | | | | | TMC57253DSB | 24-pin surface | Driver | Driver for IAG1, 2, SAG, SRG, and RST | | | | <sup>‡</sup> CLR is nominally 18 VDC with a 10-V pulse for image clear. ## **MECHANICAL DATA** The package for the TC237 consists of a ceramic base, a glass window, and a 12-lead frame. The glass window is sealed to the package by an epoxy adhesive. The package leads are configured in a dual-in-line organization and fit into mounting holes with 1,78 mm center-to-center spacings. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated