## SN5472, SN7472 AND-GATED J-K MASTER-SLAVE FLIP-FLOPS WITH PRESET AND CLEAR SDLS117 - DECEMBER 1983 - REVISED MARCH 1988 - Package Options Include Plastic and Ceramic DIPs and Ceramic Flat Packages - Dependable Texas Instruments Quality and Reliability #### description These J-K flip-flops are based on the master-slave principle and each has AND gate inputs for entry into the master section which are controlled by the clock pulse. The clock pulse also regulates the state of the coupling transistors which connect the master and slave sections. The sequence of operation is as follows: - 1. Isolate slave from master - 2. Enter information from AND gate inputs to master - 3. Disable AND gate inputs - 4. Transfer information from master to slave The logical states of the J and K inputs must not be allowed to change when the clock pulse is in a high state. The SN5472, and the SN54H72 are characterized for operation over the full military temperature range of $-55\,^{\circ}\text{C}$ to 125 $^{\circ}\text{C}$ . The SN7472 is characterized for operation from 0 $^{\circ}\text{C}$ to 70 $^{\circ}\text{C}$ . **FUNCTION TABLE** | INPUTS | | | | | OUT | PUTS | |--------|-----|-----|---|---|----------------|------------------| | PRE | CLR | CLK | J | K | Q | ā | | L | Н | Х | X | X | Н | L | | н | L | X | Х | Х | L | Н | | L | L | X | Х | Х | H <sup>†</sup> | H <sup>†</sup> | | Н | н | T | L | L | $\alpha_0$ | $\overline{a}_0$ | | н | Н | Т | Н | L | н | L | | н | Н | T | L | Н | L | н | | Н | н | л. | Н | Н | TOG | GLE | <sup>&</sup>lt;sup>†</sup> This configuration is nonstable; that is, it will not persist when either preset or clear returns to its inactive (high) level. SN5472 . . . J PACKAGE SN7472 . . . N PACKAGE (TOP VIEW) SN5472 . . . W PACKAGE (TOP VIEW) NC - No internal connection ### logic symbol‡ <sup>&</sup>lt;sup>‡</sup>This symbol is in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12. Pin numbers shown are for J and N packages. #### positive logic $$J = J1 \cdot J2 \cdot J3$$ $$K = K1 \cdot K2 \cdot K3$$ # SN5472, SN7472 AND-GATED J-K MASTER-SLAVE FLIP-FLOPS WITH PRESET AND CLEAR SDLS117 - DECEMBER 1983 - REVISED MARCH 1988 ### logic diagram (positive logic) ### schematics of inputs and outputs ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note | 1) | 7 V | |------------------------------------------|-----------------------------------------|------------------------------------| | Input voltage | *************************************** | 5.5 V | | | SN54' | | | | SN74' | | | Storage temperature range | *************************************** | $-65^{\circ}$ C to $150^{\circ}$ C | | OTE 1: Voltage values are with respect t | | | # SN5472, SN7472 AND-GATED J-K MASTER-SLAVE FLIP-FLOPS WITH PRESET AND CLEAR SDLS117 - DECEMBER 1983 - REVISED MARCH 1988 #### recommended operating conditions | | | | SN5472 | | | SN7472 | | | | |-----------------|----------------------------------|----------------|--------|-----|-------|--------|-----|-------|------| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Vcc | Supply voltage | Supply voltage | | 5 | 5.5 | 4.75 | 5 | 5,25 | V | | VIH | High-level input voltage | | | | | 2 | | | ٧ | | VIL | Low-level input voltage | | | | 8.0 | | | 8.0 | ٧ | | ЮН | High-level output current | | | | - 0.4 | | | - 0.4 | mA | | loL | Low-level output current | | | | 16 | | | 16 | mA | | | | CLK high | 20 | | | 20 | | | | | tw | Pulse duration | CLK low | 47 | | | 47 | | | ns | | | | PRE or CLR | 25 | | | 25 | | | | | t <sub>su</sub> | Input setup time before CLK† | | 0 | | | 0 | | | ns | | th | Input hold time-data after CLK ↓ | | 0 | | | 0 | | | ns | | TA | Operating free-air temperature | | - 55 | | 125 | 0 | | 70 | °C | #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | 0.0 | | SN5472 | SN7472 | | | |-----------------|------------------------------------------------------------------------------------------------|--------------|--------------|------|--| | PARAMETER | TEST CONDITIONS † | MIN TYP# MAX | MIN TYPE MAX | UNIT | | | VIK | V <sub>CC</sub> = MIN, I <sub>I</sub> = - 12 mA | -1.5 | - 1.5 | V | | | V <sub>OH</sub> | $V_{CC} = MIN$ , $V_{1H} = 2 V$ , $V_{1L} = 0.8 V$ , $I_{OH} = -0.4 \text{ mA}$ | 2,4 3,4 | 2.4 3.4 | ٧ | | | V <sub>OL</sub> | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V, V <sub>IL</sub> = 0.8 V, I <sub>OL</sub> = 16 mA | 0.2 0.4 | 0.2 0.4 | ٧ | | | 11 | V <sub>CC</sub> = MAX, V <sub>1</sub> = 5.5 V | 1 | 1 | mA | | | . Jor K | V MAN V 2.4 V | 40 | 40 | | | | IH All other | $V_{CC} = MAX$ , $V_I = 2.4 V$ | 80 | 80 | μА | | | J or K | V MAY V AAV | -1.6 | -1.6 | | | | All other | $V_{CC} = MAX$ , $V_1 = 0.4 V$ | - 3,2 | - 3.2 | mA | | | loss | V <sub>CC</sub> = MAX | - 20 - 57 | -18 -57 | mA | | | <sup>l</sup> cc | V <sub>CC</sub> = MAX, See Note 2 | 10 20 | 10 20 | mA | | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. NOTE 2: With all outputs open, $I_{CC}$ is measured with the Q and $\overline{Q}$ outputs high in turn. At the time of measurement, the clock input is grounded. # switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ (see note 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-----------------|----------------|------------------------------------|-----|-----|-----|------| | fmax | | | | 15 | 20 | | MHz | | <sup>t</sup> PLH | PRE or CLR | Q or Q Q | | | 16 | 25 | ns | | <sup>t</sup> PHL | | | $R_L = 400 \Omega$ , $C_L = 15 pF$ | | 25 | 40 | ns | | <sup>t</sup> PLH | | | | | 16 | 25 | ns | | tPHL. | | | | | 25 | 40 | ns | NOTE 3: Load circuits and voltage waveforms are shown in Section 1. <sup>‡</sup> All typical values are at $V_{CC}$ = 5 V, $T_{A}$ = 25°C. § Not more than one output should be shorted at a time. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated