|                                                                                                                                                                   | SN74F174A<br>HEX D-TYPE FLIP-FLOP<br>WITH CLEAR<br>SDFS029B – D2932, MARCH 1987 – REVISED OCTOBER 1993                                                                                 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Contains Six Flip-Flops With Single-Rail<br/>Outputs</li> </ul>                                                                                          | D OR N PACKAGE<br>(TOP VIEW)                                                                                                                                                           |
| <ul> <li>Buffered Clock and Direct Clear Inputs</li> <li>Applications Include:<br/>Buffer/Storage Registers<br/>Shift Registers<br/>Pattern Generators</li> </ul> | CLR       1       16       V <sub>CC</sub> 1Q       2       15       6Q         1D       3       14       6D         2D       4       13       5D         2Q       5       12       5Q |
| <ul> <li>Fully Buffered Outputs for Maximum<br/>Isolation From External Disturbances</li> </ul>                                                                   | 3D [ 6 11 ] 4D<br>3Q [ 7 10 ] 4Q                                                                                                                                                       |
| <ul> <li>Package Options Include Plastic<br/>Small-Outline Packages and Standard</li> </ul>                                                                       | GND [ 8 9] CLK                                                                                                                                                                         |

## description

Plastic 300-mil DIPs

This monolithic, positive-edge-triggered flip-flop utilizes TTL circuitry to implement D-type flip-flop logic with a direct clear (CLR) input. Information at the data (D) inputs meeting the setup time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock (CLK) input is at either the high or low level, the D-input signal has no effect at the output.

The SN74F174A is characterized for operation from 0°C to 70°C.

| FUNCTION TABLE   |
|------------------|
| (each flip-flop) |

| INPUTS |            |   | OUTPUT         |
|--------|------------|---|----------------|
| CLR    | CLK        | D | Q              |
| Н      | L          | Х | Q <sub>0</sub> |
| Н      | $\uparrow$ | Н | н              |
| Н      | $\uparrow$ | L | L              |
| L      | Х          | Х | L              |

## logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1993, Texas Instruments Incorporated

## SN74F174A HEX D-TYPE FLIP-FLOP WITH CLEAR SDFS029B – D2932, MARCH 1987 – REVISED OCTOBER 1993

## logic diagram (positive logic)



## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>            | 0.5 V to 7 V   |
|--------------------------------------------------|----------------|
| Input voltage range, V <sub>I</sub> (see Note 1) | 1.2 V to 7 V   |
| Input current range                              | 30 mA to 5 mA  |
| Voltage applied to any output in the high state  |                |
| Current into any output in the low state         | 40 mA          |
| Operating free-air temperature range             | 0°C to 70°C    |
| Storage temperature range                        | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1. The input voltage ratings may be exceeded provided the input-current ratings are observed.

NOTE 1: The input-voltage ratings may be exceeded provided the input-current ratings are observed.

## recommended operating conditions

|                 |                                | MIN | NOM | MAX | UNIT |
|-----------------|--------------------------------|-----|-----|-----|------|
| Vcc             | Supply voltage                 | 4.5 | 5   | 5.5 | V    |
| VIH             | High-level input voltage       | 2   |     |     | V    |
| VIL             | Low-level input voltage        |     |     | 0.8 | V    |
| IIК             | Input clamp current            |     |     | -18 | mA   |
| ЮН              | High-level output current      |     |     | -1  | mA   |
| I <sub>OL</sub> | Low-level output current       |     |     | 20  | mA   |
| TA              | Operating free-air temperature | 0   |     | 70  | °C   |



## SN74F174A HEX D-TYPE FLIP-FLOP WITH CLEAR

SDFS029B - D2932, MARCH 1987 - REVISED OCTOBER 1993

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TEST CONDITIONS           |                          |      | TYP <sup>†</sup> | MAX   | UNIT |
|-----------------|---------------------------|--------------------------|------|------------------|-------|------|
| VIK             | V <sub>CC</sub> = 4.5 V,  | l <sub>l</sub> = – 18 mA |      |                  | - 1.2 | V    |
| Veu             | V <sub>CC</sub> = 4.5 V,  | I <sub>OH</sub> = – 1 mA | 2.5  | 3.4              |       | V    |
| VOH             | V <sub>CC</sub> = 4.75 V, | I <sub>OH</sub> = – 1 mA | 2.7  |                  |       | v    |
| V <sub>OL</sub> | V <sub>CC</sub> = 4.5 V,  | I <sub>OL</sub> = 20 mA  |      | 0.3              | 0.5   | V    |
| Ц               | V <sub>CC</sub> = 5.5 V,  | V <sub>I</sub> = 7 V     |      |                  | 0.1   | mA   |
| IIH             | V <sub>CC</sub> = 5.5 V,  | V <sub>I</sub> = 2.7 V   |      |                  | 20    | μΑ   |
| ۱ <sub>IL</sub> | V <sub>CC</sub> = 5.5 V,  | V <sub>I</sub> = 0.5 V   |      |                  | - 0.6 | mA   |
| los‡            | V <sub>CC</sub> = 5.5 V,  | VO = 0                   | - 60 |                  | - 150 | mA   |
| ІССН            | V <sub>CC</sub> = 5.5 V,  | See Note 2               |      | 30               | 45    | mA   |
| ICCL            | V <sub>CC</sub> = 5.5 V,  | See Note 3               |      | 39               | 55    | mA   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>‡</sup> Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

NOTES: 2. I<sub>CCH</sub> is measured with all outputs open, all data inputs and enable input at 4.5 V, and the clock input at 4.5 V after being momentarily grounded.

3. I<sub>CCL</sub> is measured with all outputs open, all data inputs and enable input at 0 V, and the clock input at 4.5 V after being momentarily grounded.

## timing requirements

|                             |                        |                  | V <sub>CC</sub> = | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C |     | $V_{CC} = 4.5 V \text{ to } 5.5 V,$<br>$T_A = MIN \text{ to } MAX$ § |     |
|-----------------------------|------------------------|------------------|-------------------|-------------------------------------------------|-----|----------------------------------------------------------------------|-----|
|                             |                        |                  | MIN               | MIN MAX MIN MAX                                 |     |                                                                      | 1   |
| fclock                      | Clock frequency        |                  | 0                 | 100                                             | 0   | 80                                                                   | MHz |
|                             |                        | CLK high         | 4                 |                                                 | 4   |                                                                      | ns  |
| t <sub>w</sub> Pulse durati | Pulse duration         | CLK low          | 6                 |                                                 | 6   |                                                                      |     |
|                             |                        | CLR low          | 5                 |                                                 | 5   |                                                                      |     |
| t <sub>su</sub> s           | Setup time before CLK↑ | Data high or low | 4.5               |                                                 | 4.5 |                                                                      |     |
|                             |                        | CLR high¶        | 5                 |                                                 | 5   |                                                                      | ns  |
| t <sub>h</sub>              | Hold time after CLK↑   | Data high or low | 0.5               |                                                 | 1   |                                                                      | ns  |

For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. Inactive-state setup time is also referred to as recovery time.

## switching characteristics (see Note 4)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | CL<br>RL | c = 5 V,<br>= 50 pF<br>= 500 Ω<br>= 25°C | ,   | V <sub>CC</sub> = 4.5<br>C <sub>L</sub> = 50 pF<br>R <sub>L</sub> = 500 Ω<br>T <sub>A</sub> = MIN t | 2,  | UNIT |
|------------------|-----------------|----------------|----------|------------------------------------------|-----|-----------------------------------------------------------------------------------------------------|-----|------|
|                  |                 |                | MIN      | TYP                                      | MAX | MIN                                                                                                 | MAX |      |
| f <sub>max</sub> |                 |                | 100      | 140                                      |     | 80                                                                                                  |     | MHz  |
| <sup>t</sup> PLH | CLK             | Any O          | 2.7      | 4.5                                      | 8   | 2.7                                                                                                 | 9   |      |
| <sup>t</sup> PHL |                 | Any Q          | 3.4      | 4.2                                      | 10  | 3.3                                                                                                 | 11  | ns   |
| <sup>t</sup> PHL | CLR             | Any Q          | 4.2      | 6.3                                      | 14  | 4.2                                                                                                 | 15  | ns   |

NOTE 4: Load circuits and waveforms are shown in Section 1.



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated