# **CD74HC7266** Data sheet acquired from Harris Semiconductor SCHS219 August 1997 # High Speed CMOS Logic Quad 2-Input EXCLUSIVE NOR Gate #### **Features** - Four Independent EXCLUSIVE NOR Gates - · Buffered Inputs and Outputs - · Logical Comparators - · Parity Generators and Checkers - Adders/Subtracters - Fanout (Over Temperature Range) - Standard Outputs........... 10 LSTTL Loads - Bus Driver Outputs ...... 15 LSTTL Loads - Wide Operating Temperature Range . . . -55°C to 125°C - Balanced Propagation Delay and Transition Times - Significant Power Reduction Compared to LSTTL Logic ICs - HC Types - 2V to 6V Operation - High Noise Immunity: $N_{IL}$ = 30%, $N_{IH}$ = 30%of $V_{CC}$ at $V_{CC}$ = 5V # Description The Harris CD74HC7266 contains four independent Exclusive NOR gates in one package. They provide the system designer with a means for implementation of the EXCLUSIVE NOR function. This device is functionally the same as the TTL226. They differ in that the HC7266 has active high and low outputs whereas the 226 has open collector outputs. ## **Ordering Information** | PART NUMBER | TEMP. RANGE (°C) | PACKAGE | PKG.<br>NO. | |-------------|------------------|------------|-------------| | CD74HC7266E | -55 to 125 | 14 Ld PDIP | E14.3 | | CD74HC7266M | -55 to 125 | 14 Ld SOIC | M14.15 | #### NOTES: - 1. When ordering, use the entire part number. Add the suffix 96 to obtain the variant in the tape and reel. - Die for this part number is available which meets all electrical specifications. Please contact your local sales office or Harris customer service for ordering information. #### **Pinout** # Functional Diagram TRUTH TABLE | INP | INPUTS | | | | | |-----|--------|----|--|--|--| | nA | nB | nY | | | | | L | L | Н | | | | | L | Н | L | | | | | Н | L | L | | | | | Н | Н | Н | | | | NOTE: H = High Voltage Level, L = Low Voltage Level # Logic Symbol #### CD74HC7266 #### **Absolute Maximum Ratings** #### #### **Thermal Information** | Thermal Resistance (Typical, Note 3) | $\theta_{JA}$ (oC/W) | |------------------------------------------|----------------------| | PDIP Package | 90 | | SOIC Package | 175 | | Maximum Junction Temperature | | | Maximum Storage Temperature Range | 65°C to 150°C | | Maximum Lead Temperature (Soldering 10s) | 300 <sup>o</sup> C | | (SOIC - Lead Tips Only) | | #### **Operating Conditions** | Temperature Range (T <sub>A</sub> )55°C to 125°C | |-----------------------------------------------------------------------------------| | Supply Voltage Range, V <sub>CC</sub> | | HC Types2V to 6V | | HCT Types | | DC Input or Output Voltage, V <sub>I</sub> , V <sub>O</sub> 0V to V <sub>CC</sub> | | Input Rise and Fall Time | | 2V | | 4.5V 500ns (Max) | | 6V | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 3. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. ### **DC Electrical Specifications** | | TEST<br>CONDITIONS | | | v <sub>cc</sub> | 25°C | | -40°C TO 85°C | | -55°C TO 125°C | | | | | | | | |-----------------------|--------------------|------------------------------------|-------------------------|-----------------|------|-----|---------------|------|----------------|------|-------|---|------|---|------|---| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | | | | | | HC TYPES | | | | | | | - | - | - | - | - | | | | | | | High Level Input | V <sub>IH</sub> | - | - | 2 | 1.5 | - | - | 1.5 | - | 1.5 | - | V | | | | | | Voltage | | | | 4.5 | 3.15 | - | - | 3.15 | - | 3.15 | - | V | | | | | | | | | | 6 | 4.2 | - | - | 4.2 | - | 4.2 | - | V | | | | | | Low Level Input | V <sub>IL</sub> | - | - | 2 | - | - | 0.5 | - | 0.5 | - | 0.5 | V | | | | | | Voltage | | | | | | | | 4.5 | - | - | 1.35 | - | 1.35 | - | 1.35 | V | | | | | | 6 | - | - | 1.8 | - | 1.8 | - | 1.8 | V | | | | | | High Level Output | | V <sub>IH</sub> or V <sub>IL</sub> | -0.02 | 2 | 1.9 | - | - | 1.9 | - | 1.9 | - | V | | | | | | Voltage<br>CMOS Loads | | | | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | | | | | | | | -0.02 | 6 | 5.9 | - | - | 5.9 | - | 5.9 | - | V | | | | | High Level Output | 1 | | -4 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | V | | | | | | Voltage<br>TTL Loads | | | -5.2 | 6 | 5.48 | - | - | 5.34 | - | 5.2 | - | V | | | | | | Low Level Output | | V <sub>IH</sub> or V <sub>IL</sub> | 0.02 | 2 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | | | | | Voltage<br>CMOS Loads | | | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | | | | | | | | 0.02 | 6 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | | | | | Low Level Output | | | 4 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | | | | | Voltage<br>TTL Loads | | | 5.2 | 6 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | | | | # DC Electrical Specifications (Continued) | | | TE:<br>CONDI | _ | V <sub>CC</sub> | 25°C | | -40°C TO 85°C | | -55°C TO 125°C | | | | |------------------------------------|----------------|---------------------------|---------------------|-----------------|------|-----|---------------|-----|----------------|-----|-----|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | Input Leakage<br>Current | I <sub>I</sub> | V <sub>CC</sub> or<br>GND | - | 6 | - | - | ±0.1 | - | ±1 | - | ±1 | μА | | Quiescent Device<br>Current (Note) | lcc | V <sub>CC</sub> or<br>GND | 0 | 6 | - | - | 2 | - | 20 | - | 40 | μА | #### NOTE: 4. For dual-supply systems theorectical worst case ( $V_I$ = 2.4V, $V_{CC}$ = 5.5V) specification is 1.8mA. # Switching Specifications Input $t_r$ , $t_f = 6ns$ | | | TEST | | 25°C | | -40°C TO 85°C | -55°C TO 125°C | | |-----------------------------------|-------------------------------------|-----------------------|---------------------|------|-----|---------------|----------------|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | TYP | MAX | MAX | MAX | UNITS | | HC TYPES | | | | | | | | | | Propagation Delay | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | ı | 115 | 145 | 150 | ns | | | | | 4.5 | ı | 23 | 29 | 35 | ns | | | | | 6 | - | 30 | 25 | 30 | ns | | Propagation Delay Time, Any Input | <sup>t</sup> PLH, <sup>t</sup> PHL | C <sub>L</sub> = 15pF | 5 | 9 | - | - | - | ns | | Output Transition Times | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 2 | - | 75 | 95 | 110 | ns | | (Figure 1) | | | 4.5 | - | 15 | 19 | 22 | ns | | | | | 6 | - | 13 | 16 | 19 | ns | | Input Capacitance | C <sub>IN</sub> | - | - | - | 10 | 10 | 10 | pF | | Power Dissipation<br>Capacitance | C <sub>PD</sub> | C <sub>L</sub> = 15pF | 5 | 33 | - | - | - | pF | #### NOTE: # Test Circuit and Waveform FIGURE 1. HC AND HCU TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC <sup>5.</sup> $C_{PD}$ is used to determine the dynamic power consumption per gate, $P_D = V_{CC}^2 f_i (C_{PD} + C_L)$ where $f_i$ = Input Frequency, $C_L$ = Output Load Capacitance, $V_{CC}$ = Supply Voltage. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated