SN54ABT843 . . . JT OR W PACKAGE

SN74ABT843 . . . DB, DW, OR NT PACKAGE

(TOP VIFW)

SCBS197D - FEBRUARY 1991 - REVISED MAY 1997

- State-of-the-Art *EPIC*-II*B*<sup>™</sup> BiCMOS Design Significantly Reduces Power Dissipation
- Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17
- Typical V<sub>OLP</sub> (Output Ground Bounce) < 1 V at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C
- High-Drive Outputs (–32-mA I<sub>OH</sub>, 64-mA I<sub>OL</sub>)
- Package Options Include Plastic Small-Outline (DW) and Shrink Small-Outline (DB) Packages, Ceramic Chip Carriers (FK), Ceramic Flat (W) Package, and Plastic (NT) and Ceramic (JT) DIPs

#### description

The 'ABT843 9-bit latches are designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The nine transparent D-type latches provide true data at the outputs.

A buffered output-enable  $(\overline{OE})$  input can be used to place the nine outputs in either a normal logic state (high or low logic levels) or a high-impedance state. The outputs are also in the high-impedance state during power-up and power-down conditions. The outputs remain in the high-impedance state while the device is powered down. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.

|                                      | (101                  | VIL VV)                    |                                                 |
|--------------------------------------|-----------------------|----------------------------|-------------------------------------------------|
| OE [<br>1D [<br>2D [<br>3D [<br>4D ] | 1<br>2<br>3<br>4<br>5 | 24<br>23<br>22<br>21<br>20 | V <sub>CC</sub><br>  1Q<br>  2Q<br>  3Q<br>  4Q |
| 5D [                                 | 6                     | 19                         | ] 5Q                                            |
| 6D [                                 | 7                     | 18                         | ] 6Q                                            |
| 7D [                                 | 8                     | 17                         | [] 7Q                                           |
| 8D                                   | 9                     | 16                         | 2 8Q                                            |
| 9D [                                 | 10                    | 15                         | 9Q                                              |
| CLR                                  | 11                    | 14                         | PRE                                             |
| GND [                                | 12                    | 13                         | LE                                              |

SN54ABT843 . . . FK PACKAGE (TOP VIEW)

|                                        |   |                        | 2D                | <del>1</del> 0 | B   | S  | V <sub>CC</sub> | á   | 2Q                                                                                            |                                                    |                                  |
|----------------------------------------|---|------------------------|-------------------|----------------|-----|----|-----------------|-----|-----------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------------------|
| 3D<br>4D<br>5D<br>NC<br>6D<br>7D<br>8D | þ | 5<br>6<br>7<br>9<br>1( | 4<br>0<br>1<br>12 | 3              | 2   | 15 | 16              | 17  | 26<br>26<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | 25  <br>24  <br>23  <br>22  <br>21  <br>20  <br>19 | 3Q<br>4Q<br>5Q<br>6Q<br>7Q<br>8Q |
|                                        |   |                        | 06                | C              | GND | ž  |                 | PRE | g<br>0                                                                                        |                                                    |                                  |

NC - No internal connection

OE does not affect the internal operations of the latch. Previously stored data can be retained or new data can be entered while the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

The SN54ABT843 is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to  $125^{\circ}$ C. The SN74ABT843 is characterized for operation from  $-40^{\circ}$ C to  $85^{\circ}$ C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC-IIB is a trademark of Texas Instruments Incorporated

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1997, Texas Instruments Incorporated

## SN54ABT843, SN74ABT843 9-BIT BUS-INTERFACE D-TYPE LATCHES WITH 3-STATE OUTPUTS SCBS197D – FEBRUARY 1991 – REVISED MAY 1997

|     | FUNCTION TABLE |        |    |   |                |  |  |  |  |  |
|-----|----------------|--------|----|---|----------------|--|--|--|--|--|
|     |                | INPUTS |    |   | OUTPUT         |  |  |  |  |  |
| PRE | CLR            | OE     | LE | D | Q              |  |  |  |  |  |
| L   | Х              | L      | Х  | Х | Н              |  |  |  |  |  |
| н   | L              | L      | Х  | Х | L              |  |  |  |  |  |
| н   | Н              | L      | н  | L | L              |  |  |  |  |  |
| н   | Н              | L      | Н  | Н | Н              |  |  |  |  |  |
| н   | Н              | L      | L  | Х | Q <sub>0</sub> |  |  |  |  |  |
| Х   | Х              | Н      | Х  | Х | Z              |  |  |  |  |  |

## logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the DB, DW, JT, NT, and W packages.



SCBS197D - FEBRUARY 1991 - REVISED MAY 1997

logic diagram (positive logic)



**To Eight Other Channels** 

Pin numbers shown are for the DB, DW, JT, NT, and W packages.

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range , V <sub>CC</sub><br>Input voltage range, V <sub>I</sub> (see Note 1) |                |
|--------------------------------------------------------------------------------------------|----------------|
| Voltage range applied to any output in the high or power-off state, $V_{O}$                |                |
| Current into any output in the low state, I <sub>O</sub> : SN54ABT843                      |                |
|                                                                                            |                |
| SN74ABT843                                                                                 |                |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                                  | –18 mA         |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0)                                 |                |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2): DB package                        |                |
| DW package                                                                                 | 81°C/W         |
| NT package                                                                                 | 67°C/W         |
| Storage temperature range, T <sub>stg</sub>                                                | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

2. The package thermal impedance is calculated in accordance with EIA/JEDEC Std JESD51, except for through-hole packages, which use a trace length of zero.



### SN54ABT843, SN74ABT843 9-BIT BUS-INTERFACE D-TYPE LATCHES WITH 3-STATE OUTPUTS SCBS197D - FEBRUARY 1991 - REVISED MAY 1997

#### recommended operating conditions (see Note 3)

|                     |                                    | SN54A | BT843 | SN74A | BT843 | UNIT |
|---------------------|------------------------------------|-------|-------|-------|-------|------|
|                     |                                    | MIN   | MAX   | MIN   | MAX   | UNIT |
| VCC                 | Supply voltage                     | 4.5   | 5.5   | 4.5   | 5.5   | V    |
| VIH                 | High-level input voltage           | 2     |       | 2     |       | V    |
| VIL                 | Low-level input voltage            |       | 0.8   |       | 0.8   | V    |
| VI                  | Input voltage                      | 0     | VCC   | 0     | VCC   | V    |
| ЮН                  | High-level output current          |       | -24   |       | -32   | mA   |
| IOL                 | Low-level output current           |       | 48    |       | 64    | mA   |
| $\Delta t/\Delta v$ | Input transition rise or fall rate |       | 5     |       | 5     | ns/V |
| Т <sub>А</sub>      | Operating free-air temperature     | -55   | 125   | -40   | 85    | °C   |

NOTE 3: Unused inputs must be held high or low to prevent them from floating.

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                   | TEST CONDITIONS                                                          |                                  |                  | т   | A = 25°          | 2     | SN54ABT843 |      | SN74ABT843 |      |      |
|-------------------|--------------------------------------------------------------------------|----------------------------------|------------------|-----|------------------|-------|------------|------|------------|------|------|
| PARAMETER         |                                                                          |                                  |                  | MIN | TYP <sup>†</sup> | MAX   | MIN        | MAX  | MIN        | MAX  | UNIT |
| VIK               | V <sub>CC</sub> = 4.5 V,                                                 | lj = -18 mA                      |                  |     |                  | -1.2  |            | -1.2 |            | -1.2 | V    |
|                   | V <sub>CC</sub> = 4.5 V,                                                 | I <sub>OH</sub> = -3 mA          |                  | 2.5 |                  |       | 2.5        |      | 2.5        |      |      |
| \/                | V <sub>CC</sub> = 5 V,                                                   | I <sub>OH</sub> = -3 mA          |                  | 3   |                  |       | 3          |      | 3          |      | V    |
| VOH               | V <sub>CC</sub> = 4.5 V                                                  | I <sub>OH</sub> = -24 mA         |                  |     |                  |       | 2          |      |            |      | v    |
|                   | $v_{CC} = 4.5 v$                                                         | $I_{OH} = -32 \text{ mA}$        |                  | 2*  |                  |       |            |      | 2          |      |      |
| Ve                |                                                                          | I <sub>OL</sub> = 48 mA          |                  |     |                  |       |            | 0.55 |            |      | V    |
| VOL               | V <sub>CC</sub> = 4.5 V                                                  | I <sub>OL</sub> = 64 mA          |                  |     |                  | 0.55* |            |      |            | 0.55 | v    |
| V <sub>hys</sub>  |                                                                          |                                  |                  |     | 100              |       |            |      |            |      | mV   |
| Ц                 | V <sub>CC</sub> = 5.5 V,                                                 | $V_{I} = V_{CC} \text{ or } GNE$ | )                |     |                  | ±1    |            | ±1   |            | ±1   | μA   |
| IOZH <sup>‡</sup> | V <sub>CC</sub> = 5.5 V,                                                 | V <sub>O</sub> = 2.7 V           |                  |     |                  | 10    |            | 10   |            | 10   | μA   |
| IOZL <sup>‡</sup> | V <sub>CC</sub> = 5.5 V,                                                 | V <sub>O</sub> = 0.5 V           |                  |     |                  | -10   |            | -10  |            | -10  | μA   |
| loff              | $V_{CC} = 0,$                                                            | VI or VO $\leq 4.5$ V            |                  |     |                  | ±100  |            |      |            | ±100 | μA   |
| ICEX              | V <sub>CC</sub> = 5.5 V,                                                 | V <sub>O</sub> = 5.5 V           | Outputs high     |     |                  | 50    |            | 50   |            | 50   | μA   |
| ΙΟ§               | V <sub>CC</sub> = 5.5 V,                                                 | V <sub>O</sub> = 2.5 V           |                  | -50 | -140             | -180  | -50        | -180 | -50        | -180 | mA   |
|                   |                                                                          |                                  | Outputs high     |     | 1                | 250   |            | 250  |            | 250  | μA   |
| ICC               | $V_{CC} = 5.5 V, I_{C}$<br>$V_{I} = V_{CC} \text{ or } G$                |                                  | Outputs low      |     | 24               | 34    |            | 34   |            | 34   | mA   |
|                   |                                                                          |                                  | Outputs disabled |     | 0.5              | 250   |            | 250  |            | 250  | μA   |
| ∆ICC¶             | $V_{CC}$ = 5.5 V, One input at 3.4 V,<br>Other inputs at $V_{CC}$ or GND |                                  |                  |     | 1.5              |       | 1.5        |      | 1.5        | mA   |      |
| Ci                | V <sub>I</sub> = 2.5 V or 0.                                             | .5 V                             |                  |     | 4                |       |            |      |            |      | pF   |
| Co                | V <sub>O</sub> = 2.5 V or (                                              | 0.5 V                            |                  |     | 7                |       |            |      |            |      | pF   |

\* On products compliant to MIL-PRF-38535, this parameter does not apply.

<sup>†</sup> All typical values are at  $V_{CC} = 5$  V.

<sup>‡</sup> The parameters I<sub>OZH</sub> and I<sub>OZL</sub> include the input leakage current.

§ Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

 $\P$  This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND.



SCBS197D - FEBRUARY 1991 - REVISED MAY 1997

# timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figures 1 and 2)

|                 |                                       |                 |             | V <sub>CC</sub> = | = 5 V,<br>25°C | SN54ABT843 |     | SN74ABT843 |              | SN74ABT843 |  | UNIT |
|-----------------|---------------------------------------|-----------------|-------------|-------------------|----------------|------------|-----|------------|--------------|------------|--|------|
|                 |                                       |                 |             | MIN               | MAX            | MIN        | MAX | MIN        | BT843<br>MAX |            |  |      |
|                 | CLR low                               |                 | 5.5         |                   | 5.5            |            | 5.5 |            |              |            |  |      |
| tw              | tw Pulse duration                     | PRE low         |             | 4.5               |                | 4.5        |     | 4.5        |              | ns         |  |      |
|                 |                                       | LE low          |             | 3.3               |                | 3.3        |     | 3.4        | .4<br>.5     |            |  |      |
|                 |                                       | Data before LE↓ | Low         | 2.5               |                | 2.5        |     | 2.5        |              |            |  |      |
|                 | Setup time                            |                 | High        | 3                 |                | 3          |     | 3          |              |            |  |      |
| t <sub>su</sub> | Setup time                            | PRE inactive    |             | 1.6               |                | 1.6        |     | 1.6        |              | ns         |  |      |
|                 |                                       | CLR inactive    |             | 2                 |                | 2          |     | 2          |              |            |  |      |
| +.              | Hold time, data after LE $\downarrow$ | High            | High<br>Low |                   |                | 1          |     | 1          |              | 00         |  |      |
| th              | How time, data after LE $\psi$        | Low             |             |                   |                | 2.3†       |     | 1.5†       |              | ns         |  |      |

<sup>†</sup> This data sheet limit may vary among suppliers.

## switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figures 1 and 2)

| PARAMETER        | FROM    | TO<br>(OUTPUT) | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C |     |      | SN54ABT843 |     | SN74ABT843 |      | UNIT |
|------------------|---------|----------------|-------------------------------------------------|-----|------|------------|-----|------------|------|------|
|                  | (INPUT) | (001F01)       | MIN                                             | TYP | MAX  | MIN        | MAX | MIN        | MAX  |      |
| <sup>t</sup> PLH | D       | Q              | 1.2†                                            | 3.8 | 5.2  | 1.2†       | 7.8 | 1.2†       | 6.7† |      |
| <sup>t</sup> PHL | D       | Q              | 1.5†                                            | 3.4 | 6.3  | 1.5†       | 7.3 | 1.5†       | 7.2  | ns   |
| <sup>t</sup> PLH | LE      | Q              | 1.7†                                            | 4.4 | 5.6  | 1.7†       | 8.3 | 1.7†       | 7.2† | 20   |
| <sup>t</sup> PHL |         | Q              | 1.9†                                            | 4.1 | 6.3  | 1.3†       | 7.2 | 1.9†       | 6.9  | ns   |
| <sup>t</sup> PLH | PRE     | 0              | 2.2                                             | 5   | 6.2  | 2.2        | 8.3 | 2.2        | 7.4  |      |
| <sup>t</sup> PHL |         | Q              | 2.1†                                            | 4.1 | 6.5  | 2.1†       | 7.5 | 2.1†       | 7.2  | ns   |
| <sup>t</sup> PLH |         |                | 2†                                              | 4.4 | 6.3  | 2†         | 7.6 | 2†         | 7.1  |      |
| <sup>t</sup> PHL | CLR     | Q              | 1.9†                                            | 4.5 | 6.8  | 1.9†       | 8.1 | 1.9†       | 8    | ns   |
| <sup>t</sup> PZH | ŌĒ      | Q              | 1                                               | 3.4 | 4.5† | 1          | 6.4 | 1          | 5.7† |      |
| <sup>t</sup> PZL |         |                | 2                                               | 4.3 | 5.7† | 2          | 6.6 | 2          | 6.5  | ns   |
| <sup>t</sup> PHZ |         | 0              | 2.4†                                            | 4.9 | 6.2  | 2.4†       | 7.3 | 2.4†       | 6.8  |      |
| <sup>t</sup> PLZ | UE      | OE Q           | 1.5†                                            | 4.2 | 6.3  | 1.5†       | 7   | 1.5†       | 5.9† | ns   |

<sup>†</sup> This data sheet limit may vary among suppliers.



SCBS197D - FEBRUARY 1991 - REVISED MAY 1997

### recovery-time waveform



Figure 1. CLR and PRE Pulse Duration, CLR and PRE to Output Delay, and CLR and PRE to Latch-Enable Recovery Time



SCBS197D - FEBRUARY 1991 - REVISED MAY 1997



#### PARAMETER MEASUREMENT INFORMATION

NOTES: A. CL includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>O</sub> = 50 Ω, t<sub>r</sub> ≤ 2.5 ns, t<sub>f</sub> ≤ 2.5 ns.
- C. All input pulses are supplied by generators having the rollowing characteristics: PRR  $\leq$  10 MHz, 20 = 50 Ω, t<sub>f</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns

D. The outputs are measured one at a time with one transition per measurement.

Figure 2. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated