### SN54ALS563A, SN74ALS563B OCTAL D-TYPE TRANSPARENT LATCHES WITH 3-STATE OUTPUTS SDAS163 - D2661, DECEMBER 1982 - REVISED JANUARY 1989 - 3-State Buffer-Type Outputs Drive Bus-Lines Directly - Bus Structured Pinout - Package Options include Plastic Small Outline Package, Ceramic Chip Carriers and Standard Plastic and Ceramic DIPs - Dependable Texas Instruments Quality and Reliability #### description These 8-bit latches feature three-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. The eight latches are transparent D-type latches. While the enable (C) is high the Q outputs will follow the complements of data (D) inputs. When the enable is taken low the output will be latched at the inverses of the levels that were set up at the D inputs. A buffered output-control input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased high-logic level provide the capability to drive the bus lines in a bus-organized system without need for interface or pull-up components. The output control (OC) does not affect the internal operation of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. The SN54ALS563A is characterized for operation over the full military temperature range of $-55^{\circ}$ C to 125°C. The SN74ALS563B is characterized for operation from 0°C to 70°C. SN54ALS563A . . . J PACKAGE SN74ALS563B . . . DW OR N PACKAGE (TOP VIEW) SN54ALS563A . . . FK PACKAGE (TOP VIEW) FUNCTION TABLE (each latch) | | INPUTS | OUTDUT | | | | |----------|--------|--------|----------------------|--|--| | ENABLE D | | | OU <u>TP</u> UT<br>Q | | | | L | Н | Н | L | | | | L | Н | Н | Н | | | | L | L | Χ | Q <sub>0</sub> | | | | Н | X | X | Z | | | 1 # SN54ALS563A, SN74ALS563B OCTAL D-TYPE TRANSPARENT LATCHES WITH 3-STATE OUTPUTS SDAS163 - D2661, DECEMBER 1982 - REVISED JANUARY 1989 #### logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for DW, J, and N packages. #### logic diagram (positive logic) #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, V <sub>CC</sub> | | <br>7 V | |-----------------------------------------|-------------|-------------------| | Input voltage | | | | Voltage applied to a disabled 3-state o | utput | <br>5.5 V | | Operating free-air temperature range: | SN54ALS563A | <br>55°C to 125°C | | | SN74ALS563B | <br>0°C to 70°C | | Storage temperature range | | <br>65°C to 150°C | #### recommended operating conditions | | | SN54ALS563A | | SN74ALS563B | | | UNIT | | |-----------------|--------------------------------|-------------|-----|-------------|-----|-----|------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNII | | VCC | Supply Voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2 | | | 2 | | | V | | V <sub>IL</sub> | Low-level input voltage | | | 0.7 | | | 0.8 | V | | ІОН | High-level output current | | | -1 | | | -2.6 | mA | | loL | Low-level output current | | | 12 | | | 24 | mA | | t <sub>W</sub> | Pulse duration, C high | 15 | | | 15 | | | ns | | t <sub>su</sub> | Setup time, data before C↓ | 10 | | | 10 | | | ns | | t <sub>h</sub> | Hold time, data after C↓ | 10 | | | 10 | | | ns | | TA | Operating free-air temperature | -55 | | 125 | 0 | | 70 | °C | ## SN54ALS563A, SN74ALS563B OCTAL D-TYPE TRANSPARENT LATCHES WITH 3-STATE OUTPUTS SDAS163 - D2661, DECEMBER 1982 - REVISED JANUARY 1989 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | | SN | SN54ALS563A | | | SN74ALS563B | | | | |-----------------|---------------------------------------------|----------------------------|--------------------|-------------|-------|--------------------|------------------|-------|------|--| | | | | MIN | TYP† | MAX | MIN | TYP <sup>†</sup> | MAX | UNIT | | | VIK | V <sub>CC</sub> = 4.5 V, | I <sub>I</sub> = -18 mA | | | -1.2 | | | -1.2 | V | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CC</sub> -2 | | | V <sub>CC</sub> -2 | | | | | | Voн | $V_{CC} = 4.5 \text{ V},$ | $I_{OL} = -1 \text{ mA}$ | 2.4 | 3.3 | | | | | V | | | | V <sub>CC</sub> = 4.5 V, | I <sub>OH</sub> = −2.6 mA | | | | 2.4 | 3.2 | | | | | VOL | V <sub>CC</sub> = 4.5 V, | I <sub>OL</sub> = 12 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | V | | | | V <sub>CC</sub> = 4.5 V, | I <sub>OL</sub> = 24 mA | | | | | 0.35 | 0.5 | | | | lozh | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.7 V | | | 20 | | | 20 | μΑ | | | lozL | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 0.4 V | | | -20 | | | -20 | μΑ | | | IĮ | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | | lіН | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V | | | 20 | | | 20 | μΑ | | | IIL | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 0.4 V | | | - 0.1 | | | - 0.1 | mA | | | IO <sup>‡</sup> | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.25 V | -30 | | -112 | -30 | | -112 | mA | | | lcc | V <sub>CC</sub> = 5.5 V | Outputs high | | 10 | 17 | | 10 | 17 | | | | | | Outputs low | | 16 | 26 | | 16 | 26 | mA | | | | | Outputs disabled | | 17 | 29 | | 17 | 29 | | | #### switching characteristics (see Note 1) | PARAMETER | FROM<br>(INPUT) ( | TO<br>(OUTPUT) | $V_{CC} = 5 \text{ V},$ $C_L = 50 \text{pF},$ $R1 = 500 \Omega,$ $R2 = 500 \Omega,$ $T_A = 25^{\circ}\text{C}$ | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ $C_L = 50 \text{pF},$ $R1 = 500 \Omega,$ $R2 = 500 \Omega,$ $T_A = \text{MIN to MAX}$ | | | § | - I | |------------------|-------------------|----------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----| | | | | 'ALS563 | SN54ALS563A | | | | | | | | | TYP | MIN | MAX | MIN | MAX | | | <sup>t</sup> PLH | D | Q | 10 | 3 | 21 | 3 | 18 | ns | | <sup>t</sup> PHL | | | 8 | 3 | 15 | 3 | 14 | | | <sup>t</sup> PLH | С | Q | 8 | 8 | 29 | 6 | 22 | no | | <sup>t</sup> PHL | | | 14 | 8 | 22 | 6 | 21 | ns | | <sup>t</sup> PZH | ос | Q | 8 | 4 | 21 | 3 | 18 | ns | | t <sub>PZL</sub> | | | 10 | 4 | 21 | 4 | 18 | 115 | | <sup>t</sup> PHZ | ОС | 0 | 5 | 2 | 12 | 1 | 10 | | | t <sub>PLZ</sub> | | Q | 7 | 3 | 18 | 1 | 15 | ns | § For conditions shown MIN or MAX, use the appropriate value specified under recommended operating conditions. NOTE 1: Load circuit and voltage waveforms are shown in Section 1 of the ALS/AS Logic Data Book, 1986. <sup>†</sup> All typical Values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. ‡ The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, I<sub>OS</sub>. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated