#### SN74LVC841A 10-BIT BUS-INTERFACE D-TYPE LATCH WITH 3-STATE OUTPUTS

SCAS307H - MARCH 1993 - REVISED AUGUST 1998

- **EPIC™** (Enhanced-Performance Implanted **CMOS) Submicron Process**
- Typical V<sub>OLP</sub> (Output Ground Bounce) < 0.8 V at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) > 2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- **Power Off Disables Outputs, Permitting** Live Insertion
- **Supports Mixed-Mode Signal Operation on** All Ports (5-V Input/Output Voltage With 3.3-V V<sub>CC</sub>)
- **ESD Protection Exceeds 2000 V Per** MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- Latch-Up Performance Exceeds 250 mA Per **JESD 17**
- **Package Options Include Plastic** Small-Outline (DW), Shrink Small-Outline (DB), and Thin Shrink Small-Outline (PW) **Packages**

| (TOP VIEW) |    |                 |                 |  |  |  |  |  |  |
|------------|----|-----------------|-----------------|--|--|--|--|--|--|
| OE [       | 1  | J <sub>24</sub> | v <sub>cc</sub> |  |  |  |  |  |  |
| 1D [       | 2  | 23              | ] 1Q            |  |  |  |  |  |  |
| 2D [       | 3  | 22              | ] 2Q            |  |  |  |  |  |  |
| 3D [       | 4  | 21              | ] 3Q            |  |  |  |  |  |  |
| 4D [       | 5  | 20              | ] 4Q            |  |  |  |  |  |  |
| 5D [       | 6  | 19              | ] 5Q            |  |  |  |  |  |  |
| 6D [       | 7  | 18              | ] 6Q            |  |  |  |  |  |  |
| 7D [       | 8  | 17              | ] 7Q            |  |  |  |  |  |  |
| 8D [       | 9  | 16              | ] 8Q            |  |  |  |  |  |  |
| 9D [       | 10 | 15              | ] 9Q            |  |  |  |  |  |  |
| 10D [      | 11 | 14              | ] 10Q           |  |  |  |  |  |  |
| GND [      | 12 | 13              | LE              |  |  |  |  |  |  |

DB, DW, OR PW PACKAGE

#### description

This 10-bit bus-interface D-type latch is designed for 1.65-V to 3.6-V V<sub>CC</sub> operation.

The SN74LVC841A is designed specifically for driving highly capacitive or relatively low-impedance loads. It is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The ten latches are transparent D-type latches. The device has noninverting data (D) inputs and provides true data at its outputs.

A buffered output-enable (OE) input can be used to place the ten outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.

OE does not affect the internal operations of the latch. Previously stored data can be retained or new data can be entered while the outputs are in the high-impedance state.

Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

The SN74LVC841A is characterized for operation from -40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC is a trademark of Texas Instruments Incorporated.



#### **FUNCTION TABLE**

|    | INPUTS |   | OUTPUT         |
|----|--------|---|----------------|
| OE | LE     | D | Q              |
| L  | Н      | Н | Н              |
| L  | Н      | L | L              |
| L  | L      | Χ | Q <sub>0</sub> |
| Н  | X      | Χ | Z              |

### logic symbol†



 $<sup>\</sup>ensuremath{^{\dagger}}$  This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

#### logic diagram (positive logic)



#### SN74LVC841A 10-BIT BUS-INTERFACE D-TYPE LATCH WITH 3-STATE OUTPUTS

SCAS307H - MARCH 1993 - REVISED AUGUST 1998

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                     |                                  |                                   |
|-----------------------------------------------------------|----------------------------------|-----------------------------------|
| Voltage range applied to any output in the high-          | impedance or power-off state, VO |                                   |
| (see Note 1)                                              |                                  | –0.5 V to 6.5 V                   |
| Voltage range applied to any output in the high           | or low state, V <sub>O</sub>     |                                   |
| (see Notes 1 and 2)                                       |                                  | –0.5 V to V <sub>CC</sub> + 0.5 V |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) |                                  | –50 mA                            |
| Output clamp current, IOK (VO < 0)                        |                                  | –50 mA                            |
| Continuous output current, IO                             |                                  | ±50 mA                            |
| Continuous current through V <sub>CC</sub> or GND         |                                  | ±100 mA                           |
| Package thermal impedance, $\theta_{JA}$ (see Note 3):    | DB package                       | 104°C/W                           |
|                                                           | DW package                       | 81°C/W                            |
|                                                           | PW package                       | 120°C/W                           |
| Storage temperature range, T <sub>sta</sub>               |                                  | –65°C to 150°C                    |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

- 2. The value of V<sub>CC</sub> is provided in the recommended operating conditions table.
- 3. The package thermal impedance is calculated in accordance with JESD 51.

#### recommended operating conditions (see Note 4)

|                |                                    |                                    | MIN                    | MAX                    | UNIT |  |  |
|----------------|------------------------------------|------------------------------------|------------------------|------------------------|------|--|--|
| \/             | Cumpliculations                    | Operating                          | 1.65                   | 3.6                    | V    |  |  |
| VCC            | Supply voltage                     | Data retention only                | 1.5                    |                        | V    |  |  |
|                | High-level input voltage           | V <sub>CC</sub> = 1.65 V to 1.95 V | 0.65 × V <sub>CC</sub> |                        |      |  |  |
| VIH            |                                    | V <sub>CC</sub> = 2.3 V to 2.7 V   | 1.7                    |                        | V    |  |  |
|                |                                    | V <sub>CC</sub> = 2.7 V to 3.6 V   | 2                      |                        |      |  |  |
|                |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V |                        | 0.35 × V <sub>CC</sub> |      |  |  |
| $\vee_{IL}$    | Low-level input voltage            | V <sub>CC</sub> = 2.3 V to 2.7 V   |                        | 0.7                    | V    |  |  |
|                |                                    | V <sub>CC</sub> = 2.7 V to 3.6 V   |                        | 0.8                    |      |  |  |
| ٧ <sub>I</sub> | Input voltage                      | •                                  | 0                      | 5.5                    | V    |  |  |
| \/-            | Output voltage                     | High or low state                  | 0                      | VCC                    | V    |  |  |
| VO             |                                    | 3 state                            | 0                      | 5.5                    |      |  |  |
|                | High-level output current          | V <sub>CC</sub> = 1.65 V           |                        | -4                     | mA   |  |  |
| la             |                                    | V <sub>CC</sub> = 2.3 V            |                        | -8                     |      |  |  |
| IOH            |                                    | V <sub>CC</sub> = 2.7 V            |                        | -12                    |      |  |  |
|                |                                    | V <sub>CC</sub> = 3 V              |                        | -24                    |      |  |  |
|                |                                    | V <sub>CC</sub> = 1.65 V           |                        | 4                      |      |  |  |
| 1.             | Lour lough output ourroat          | V <sub>CC</sub> = 2.3 V            |                        | 8                      | A    |  |  |
| lOL            | Low-level output current           | V <sub>CC</sub> = 2.7 V            |                        | 12                     | mA   |  |  |
|                |                                    | V <sub>CC</sub> = 3 V              |                        | 24                     |      |  |  |
| Δt/Δν          | Input transition rise or fall rate |                                    | 0                      | 10                     | ns/V |  |  |
| TA             | Operating free-air temperature     |                                    | -40                    | 85                     | °C   |  |  |

NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



### SN74LVC841A 10-BIT BUS-INTERFACE D-TYPE LATCH WITH 3-STATE OUTPUTS

SCAS307H - MARCH 1993 - REVISED AUGUST 1998

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST CO                                                              | vcc                                    | MIN                  | TYP† | MAX  | UNIT |    |
|------------------|----------------------------------------------------------------------|----------------------------------------|----------------------|------|------|------|----|
|                  | I <sub>OH</sub> = -100 μA                                            | 1.65 V to 3.6 V                        | V <sub>CC</sub> -0.2 |      |      |      |    |
|                  | I <sub>OH</sub> = -4 mA                                              | 1.65 V                                 | 1.2                  |      |      |      |    |
| \/a              | I <sub>OH</sub> = -8 mA                                              |                                        | 2.3 V                | 1.7  |      |      | ٧  |
| VOH              | I <sub>OH</sub> = -12 mA                                             |                                        | 2.7 V                | 2.2  |      |      | v  |
|                  | IOH = -12 IIIA                                                       |                                        | 3 V                  | 2.4  |      |      |    |
|                  | I <sub>OH</sub> = -24 mA                                             |                                        | 3 V                  | 2.2  |      |      |    |
|                  | I <sub>OL</sub> = 100 μA                                             | 1.65 V to 3.6 V                        |                      |      | 0.2  |      |    |
|                  | I <sub>OL</sub> = 4 mA                                               | 1.65 V                                 |                      |      | 0.45 | V    |    |
| V <sub>OL</sub>  | I <sub>OL</sub> = 8 mA                                               | 2.3 V                                  |                      |      | 0.7  |      |    |
|                  | I <sub>OL</sub> = 12 mA                                              | 2.7 V                                  |                      |      | 0.4  |      |    |
|                  | I <sub>OL</sub> = 24 mA                                              |                                        | 3 V                  |      |      | 0.55 |    |
| lį               | V <sub>I</sub> = 0 to 5.5 V                                          |                                        | 3.6 V                |      |      | ±5   | μΑ |
| l <sub>off</sub> | V <sub>I</sub> or V <sub>O</sub> = 5.5 V                             |                                        | 0                    |      |      | ±10  | μΑ |
| loz              | V <sub>O</sub> = 0 to 5.5 V                                          |                                        | 3.6 V                |      |      | ±10  | μΑ |
|                  | $V_I = V_{CC}$ or GND                                                | 1- 0                                   | 201                  |      |      | 10   | A  |
| ICC              | $3.6 \text{ V} \le \text{V}_{\text{I}} \le 5.5 \text{ V}^{\ddagger}$ | IO = 0                                 | 3.6 V                | 10   |      | 10   | μΑ |
| ΔlCC             | One input at V <sub>CC</sub> – 0.6 V,                                | Other inputs at V <sub>CC</sub> or GND | 2.7 V to 3.6 V       |      |      | 500  | μΑ |
| Ci               | V <sub>I</sub> = V <sub>CC</sub> or GND                              |                                        | 3.3 V                |      | 5    |      | pF |
| Co               | $V_O = V_{CC}$ or GND                                                |                                        | 3.3 V                |      | 7    |      | pF |

<sup>†</sup> All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . ‡ This applies in the disabled state only.

#### timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 through 3)

|                 |                                       | V <sub>CC</sub> =<br>± 0.1 |     | V <sub>CC</sub> = | 2.5 V<br>2 V | V <sub>CC</sub> = 2.7 V |     | $V_{CC} = 2.7 \text{ V}$ $V_{CC} = 3.3 \text{ V}$ $\pm 0.3 \text{ V}$ |     | UNIT |
|-----------------|---------------------------------------|----------------------------|-----|-------------------|--------------|-------------------------|-----|-----------------------------------------------------------------------|-----|------|
|                 |                                       | MIN                        | MAX | MIN               | MAX          | MIN                     | MAX | MIN                                                                   | MAX |      |
| t <sub>W</sub>  | Pulse duration                        | §                          |     | §                 |              | 3.3                     |     | 3.3                                                                   |     | ns   |
| t <sub>su</sub> | Setup time, data before LE↓           | §                          |     | §                 |              | 2.1                     |     | 2.1                                                                   |     | ns   |
| t <sub>h</sub>  | Hold time, data after LE $\downarrow$ | §                          |     | §                 |              | 1                       |     | 1                                                                     |     | ns   |

<sup>§</sup> This information was not available at the time of publication.

#### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 through 3)

| PARAMETER            | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 1.8 V<br>± 0.2 V |     | V <sub>CC</sub> = 2.5 V<br>± 0.2 V |     | V <sub>CC</sub> = 2.7 V |     | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | UNIT |
|----------------------|-----------------|----------------|------------------------------------|-----|------------------------------------|-----|-------------------------|-----|------------------------------------|-----|------|
|                      | (INFOT)         | (001F01)       | MIN                                | MAX | MIN                                | MAX | MIN                     | MAX | MIN                                | MAX |      |
|                      | D               | _              | §                                  | §   | §                                  | §   |                         | 7.5 | 2.4                                | 6.7 | no   |
| <sup>t</sup> pd      | LE              | Q              | §                                  | §   | §                                  | §   |                         | 8.6 | 2.7                                | 7.6 | ns   |
| t <sub>en</sub>      | ŌĒ              | Q              | §                                  | §   | §                                  | §   |                         | 8.5 | 1.3                                | 7.2 | ns   |
| <sup>t</sup> dis     | ŌĒ              | Q              | §                                  | §   | §                                  | §   |                         | 6.6 | 1.9                                | 5.9 | ns   |
| t <sub>sk(o)</sub> ¶ |                 |                |                                    | ·   |                                    | ·   |                         |     |                                    | 1   | ns   |

<sup>§</sup> This information was not available at the time of publication.

 $<sup>\</sup>P$  Skew between any two outputs of the same package switching in the same direction



# SN74LVC841A 10-BIT BUS-INTERFACE D-TYPE LATCH WITH 3-STATE OUTPUTS SCAS307H - MARCH 1993 - REVISED AUGUST 1998

### operating characteristics, $T_A = 25^{\circ}C$

| PARAMETER       |                               |                  | TEST<br>CONDITIONS | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | UNIT |
|-----------------|-------------------------------|------------------|--------------------|-------------------------------------|------------------------------------|------------------------------------|------|
|                 |                               |                  | CONDITIONS         | TYP                                 | TYP                                | TYP                                | 1    |
| C <sub>pd</sub> | Power dissipation capacitance | Outputs enabled  | f = 10 MHz         | †                                   | t                                  | 25                                 | pF   |
| Popa            | per latch                     | Outputs disabled | 1 = 10 MH2         | †                                   | t                                  | 6                                  | þг   |

<sup>†</sup> This information was not available at the time of publication.

## PARAMETER MEASUREMENT INFORMATION $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$



- NOTES: A.  $C_L$  includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_Q = 50 \Omega$ ,  $t_f \leq$  2 ns,  $t_f \leq$  2 ns.
  - D. The outputs are measured one at a time with one transition per measurement.
  - E. tpLZ and tpHZ are the same as tdis.
  - F. tpzL and tpzH are the same as ten.
  - G. tpLH and tpHL are the same as tpd.

Figure 1. Load Circuit and Voltage Waveforms



SCAS307H - MARCH 1993 - REVISED AUGUST 1998

## PARAMETER MEASUREMENT INFORMATION $V_{CC}$ = 2.5 V $\pm$ 0.2 V



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z  $_{O}$  = 50  $\Omega$ , t  $_{f}$   $\leq$  2 ns, t  $_{f}$   $\leq$  2 ns.
- D. The outputs are measured one at a time with one transition per measurement.
- E. tpLz and tpHz are the same as tdis.
- F. tpzL and tpzH are the same as ten.
- G. tpLH and tpHL are the same as tpd.

Figure 2. Load Circuit and Voltage Waveforms

# PARAMETER MEASUREMENT INFORMATION $V_{CC}$ = 2.7 V AND 3.3 V $\pm$ 0.3 V



- NOTES: A.  $C_L$  includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_r \leq 2.5$  ns,  $t_f \leq 2.5$  ns.
  - D. The outputs are measured one at a time with one transition per measurement.
  - E. tpl 7 and tpH7 are the same as tdis.
  - F. tpzL and tpzH are the same as ten.
  - G. tpLH and tpHL are the same as tpd.

Figure 3. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated