| TYPE | TYPICAL MAXIMUM | TYPICAL | |--------|-----------------|-------------------| | | CLOCK FREQUENCY | POWER DISSIPATION | | ′95A | 36 MHz | 195 mW | | 'LS95B | 36 MHz | 65 mW | ### description These 4-bit registers feature parallel and serial inputs, parallel outputs, mode control, and two clock inputs. The registers have three modes of operation: Parallel (broadside) load Shift right (the direction QA toward QD) Shift left (the direction QD toward QA) Parallel loading is accomplished by applying the four bits of data and taking the mode control input high. The data is loaded into the associated flip-flops and appears at the outputs after the high-to-low transition of the clock-2 input. During loading, the entry of serial data is inhibited. Shift right is accomplished on the high-to-low transition of clock 1 when the mode control is low; shift left is accomplished on the high-to-low transition of clock 2 when the mode control is high by connecting the output of each flip-flop to the parallel input of the previous flip-flop (QD to input C, etc.) and serial data is entered at input D. The clock input may be applied commonly to clock 1 and clock 2 if both modes can be clocked from the same source. Changes at the mode control input should normally be made while both clock inputs are low; however, conditions described in the last three lines of the function table will also ensure that register contents are protected. SN5495A, SN54LS95B . . . J OR W PACKAGE SN7495A . . . N PACKAGE SN74LS95B . . . D OR N PACKAGE (TOP VIEW) SN54LS95B . . . FK PACKAGE (TOP VIEW) NC - No internal connection ### **FUNCTION TABLE** | | SERIAL SERIAL | | | | | | | | OUT | PUTS | | |---------|---------------|----------|--------|-----|------------------|-------|---|-----------------|-----------------|-----------------|----------------------| | MODE | CLO | CKS | CEDIAL | | PAR | ALLEL | | J | ΩB | $\alpha_{C}$ | $a_{D}$ | | CONTROL | 2 (L) | 1 (R) | SERIAL | Α | В | С | D | Q <sub>A</sub> | | <u> </u> | Φ) | | Н | н | Х | х | X | Х | Х | Х | QAO | $Q_{BO}$ | $\sigma_{CO}$ | $\sigma_{DO}$ | | н | + | X | x | a | b | С | d | а | b | С | d | | н | 1 + | X | × | QBt | Q <sub>C</sub> † | QDt | d | Q <sub>Bn</sub> | $a_{Cn}$ | $\sigma_{Dn}$ | d | | L | L | н | × | × | X | X | X | QAO | $\alpha_{BO}$ | $a_{C0}$ | $\sigma^{DO}$ | | L | × | <b>‡</b> | н | x | Х | X | Х | Н | $Q_{An}$ | QBn | $\sigma_{Cu}$ | | L | × | 1 | L | x | X | X | X | L | $Q_{An}$ | QBn | $a_{Cn}$ | | † | L | L | × | x | X | X | X | QAO | $Q_{BO}$ | $a_{CO}$ | $\sigma_{DO}$ | | 4 | L | L | × | x | X | X | X | QAO | Q <sub>BO</sub> | $\sigma_{CO}$ | $\sigma^{DO}$ | | 1 | L | н | × | x | Х | × | X | QAO | Q <sub>BO</sub> | $a_{C0}$ | $\sigma_{DO}$ | | t | н | L | × | x | х | X | X | QAO | $Q_{BO}$ | $\sigma_{CO}$ | $\sigma^{\text{DO}}$ | | t | н | н | × | × | x | × | × | QAO | QBO | a <sub>C0</sub> | Q <sub>DO</sub> | <sup>†</sup>Shifting left requires external connection of $Q_B$ to A, $Q_C$ to B, and $Q_D$ to C. Serial data is entered at input D. H = high level (steady state), L = low level (steady state), X = irrelevant (any input, including transitions) $<sup>\</sup>downarrow$ = transition from high to low level, $\uparrow$ = transition from low to high level a, b, c, d = the level of steady-state input at inputs A, B, C, or D, respectively. $<sup>\</sup>Omega_{A0}$ , $\Omega_{B0}$ , $\Omega_{C0}$ , $\Omega_{D0}$ = the level of $\Omega_A$ , $\Omega_B$ , $\Omega_C$ , or $\Omega_D$ , respectively, before the indicated steady-state input conditions were established. $\Omega_{An}$ , $\Omega_{Bn}$ , $\Omega_{Cn}$ , $\Omega_{Dn}$ = the level of $\Omega_A$ , $\Omega_B$ , $\Omega_C$ , or $\Omega_D$ , respectively, before the most-recent $\downarrow$ transition of the clock. ### logic symbol<sup>†</sup> $<sup>^\</sup>dagger$ This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for D, J, N, and W packages. ### logic diagram (positive logic) #### schematics of inputs and outputs LS95B EQUIVALENT OF CLOCK AND MODE CONTROL INPUTS VCC 17 Ω NOM INPUT # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | | SN54' | SN54LS' | SN74' | SN74LS' | UNIT | |----------------------------------------------|-------|---------|-------|---------|------| | Supply voltage, V <sub>CC</sub> (see Note 1) | 7 | 7 | 7 | 7 | V | | Input voltage | 5.5 | 7 | 5.5 | 7 | V | | Interemitter voltage (see Note 2) | 5.5 | | 5.5 | | V | | Operating free-air temperature range | - 55 | to 125 | 0 1 | to 70 | °C | | Storge temperature range | - 65 | to 150 | - 65 | to 150 | °C | NOTES: 1. Voltage values, except interemitter voltage, are with respect to network ground terminal. 2. This is the voltage between two emitters of a multiple-emitter input transistor. This rating applies between the clock-2 input and the mode control input of the '95A. # SN5495A, SN54LS95B SN7495A, SN74LS95B 4-BIT PARALLEL-ACCESS SHIFT REGISTERS SDLS128 - MARCH 1974 - REVISED MARCH 1988 ### recommended operating conditions | | SN5495A | | | SN7495A | | | | |--------------------------------------------------------------------------|---------|-----|------|---------|-----|------|------| | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, V <sub>CC</sub> | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | ٧ | | High-level output current, IOH | | | -800 | | | -800 | μΑ | | Low-level output current, IOL | | | 16 | | | 16 | mA | | Clock frequency, f <sub>clock</sub> | 0 | | 25 | 0 | | 25 | MHz | | Width of clock pulse, tw(clock) (See Figure 1) | 20 | | | 20 | | | กร | | Setup time, high-level or low-level data, t <sub>SU</sub> (See Figure 1) | 15 | | | 15 | | | ns | | Hold time, high-level or low-level data, th (See Figure 1) | 0 | | | 0 | | | ns | | Time to enable clock 1, tenable 1 (See Figure 2) | 15 | | | 15 | | | ns | | Time to enable clock 2 (See Figure 2) | 15 | | | 15 | | | กร | | Time to inhibit clock 1, tinhibit 1 (See Figure 2) | 5 | | | 5 | | | ns | | Time to inhibit clock 2, tinhibit 2 (See Figure 2) | 5 | | | 5 | | | ns | | Operating free-air temperature, TA | 55 | | 125 | 0 | | 70 | °C | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | | SN5495A | | | UNIT | | | | | |----------------|---------------------------|-----------------------------------------------|------------------------------------------------------|------|-----|------|------|-----|------|----------| | | | TEST CONDITIONS <sup>†</sup> | MIN | TYP‡ | MAX | MIN | TYP‡ | MAX | UNIT | | | VIH | High-level input volt | age | | 2 | | | 2 | | | ٧ | | VIL | Low-level input volt | age | | | | 0.8 | | | 0.8 | ٧ | | VIK | Input clamp voltage | | V <sub>CC</sub> = MIN, I <sub>I</sub> = -12 mA | | | -1.5 | | | -1.5 | V | | | | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V, | 0.4 | 2.4 | | 2.4 | 3.4 | | V | | | VOH | High-level output voltage | | $V_{1L} = 0.8 \text{ V}, I_{OH} = -800 \mu\text{A}$ | 2.4 | 3.4 | | 2.4 | 3.4 | | ľ | | VOL | | | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V, | | | 0.4 | | 0.2 | 0.4 | v | | | Low-level output vo | Itage | V <sub>1L</sub> = 0.8 V, I <sub>OL</sub> = 16 mA | | 0.2 | 0.4 | | 0.2 | 0.4 | | | I <sub>I</sub> | Input current at | | Vcc = MAX, V <sub>1</sub> = 5.5 V | | | 1 | | | 1 | mA | | *1 | maximum input vol | tage | 1 000 1117,77, 17 5.5 1 | | | | | | | ļ | | | High-level | Serial, A, B, C, D, | V <sub>CC</sub> = MAX, V <sub>1</sub> = 2.4 V | | | 40 | | | 40 | | | ЧН | - | Clock 1 or 2 | | | | | | | | μΑ | | | input current | Mode control | | | | 80 | | | 80 | <u> </u> | | | 1 1 | Serial, A, B, C, D, | | | | -1.6 | | | -1.6 | | | HE. | Low-level | Clock 1 or 2 | V <sub>CC</sub> = MAX, V <sub>I</sub> = 0.4 V | | | -1.0 | | | 1.0 | mA | | - | input current | Mode control | | | | -3.2 | | | -3.2 | l | | los | Short-circuit output | current§ | V <sub>CC</sub> = MAX | -18 | | -57 | -18 | | -57 | mA | | Icc | Supply current | | V <sub>CC</sub> = MAX, See Note 3 | | 39 | 63 | | 39 | 63 | mA | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. # switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ} \text{ C}$ | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------------------------|--------------------------------------------|-----|-----|-----|------| | f <sub>max</sub> Maximum clock frequency | $C_1 = 15 \text{pF}, R_1 = 400 \Omega,$ | 25 | 36 | | MHz | | tpLH Propagation delay time, low-to-high-level output from clock | See Figure 1 | | 18 | 27 | ns | | tpHL Propagation delay time, high-to-low-level output from clock | - See Figure 1 | | 21 | 32 | ns | $<sup>^\</sup>ddagger$ All typical values are at VCC = 5 V, TA = 25 °C. <sup>§</sup> Not more than one output should be shorted at a time. NOTE 3: I<sub>CC</sub> is measured with all outputs and serial input open; A, B, C, and D inputs grounded; mode control at 4.5 V; and a momentary 3 V, then ground, applied to both clock inputs. ### recommended operating conditions | | SI | SN54LS95B | | | SN74LS95B | | | |--------------------------------------------------------------------------|-----|-----------|------|------|-----------|------|------| | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, VCC | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | ٧ | | High-level output current, IOH | | | -400 | | | -400 | μΑ | | Low-level output current, IQL | | | 4 | | | 8 | mA | | Clock frequency, fctock | 0 | | 25 | 0 | | 25 | MHz | | Width of clock pulse, tw(clock) (see Figure 1) | 20 | | | 20 | | | ns | | Setup time, high-level or low-level data, t <sub>su</sub> (see Figure 1) | 20 | | | 20 | | | ns | | Hold time, high-level or low-level data, th (see Figure 1) | 20 | | | 10 | | | ns | | Time to enable clock 1, tenable 1 (see Figure 2) | 20 | | | 20 | | | ns | | Time to enable clock 2, tenable 2 (see Figure 2) | 20 | | | 20 | | | ns | | Time to inhibit clock 1, tinhibit 1 (see Figure 2) | 20 | | | 20 | | | ns | | Time to inhibit clock 2, tinhibit 2 (see Figure 2) | 20 | | | 20 | | | ns | | Operating free-air temperature, TA | -55 | | 125 | 0 | | 70 | °c | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | | | | Sh | 154LS9 | 58 | SN74LS95B | | | UNIT | |-----------------|----------------------------------------|------------------------------------------------------------------|-----------------------------------------------------|-----|------------------|------|-----------|------------------|------|------| | PARAMETER | | TEST CO | NDITIONS† | MIN | TYP <sup>‡</sup> | MAX | MIN | TYP <sup>‡</sup> | MAX | UNIT | | ViH | High-level input voltage | | | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | | | 0.7 | | | 8.0 | ٧ | | VIK | Input clamp voltage | V <sub>CC</sub> = MIN, | 1 <sub>1</sub> = -18 mA | | | -1.5 | | | -1.5 | V | | | High-level output voltage | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = V <sub>IL</sub> max, | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = -400 μA | 2.5 | 3.4 | | 2.7 | 3.4 | | v | | V <sub>OL</sub> | Low-level output voltage | V <sub>CC</sub> = MIN, | IOL = 4 mA | | 0.25 | 0.4 | <u> </u> | 0.25 | 0.4 | | | | | V <sub>IH</sub> = 2 V,<br>V <sub>IL</sub> = V <sub>IL</sub> max | 1 <sub>OL</sub> = 8 mA | | | | | 0.35 | 0.5 | Ľ. | | l <sub>i</sub> | Input current at maximum input voltage | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | ЧН | High-level input current | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 2.7 V | | | 20 | | | 20 | μА | | IIL. | Low-level input current | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 0.4 V | | | -0.4 | | | -0.4 | mA | | los | Short-circuit output current \$ | V <sub>CC</sub> = MAX | | -20 | | -100 | -20 | | -100 | mA | | ¹cc | Supply current | V <sub>CC</sub> = MAX, | See Note 3 | | 13 | 21 | | 13 | 21 | mA | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. # switching characteristics, VCC = 5 V, TA = 25°C | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|-----------------------------------------------------------------------------------|------------------------------------------------|------------------------------------------------------|------------------------------------------------------------| | 0 -15-5 B210 | 25 | 36 | | MHz | | 1 | | 18 | 27 | กร | | See Figure 1 | | 21 | 32 | ns | | | TEST CONDITIONS $C_{L} = 15 \text{ pF}, R_{L} = 2 \text{ k}\Omega,$ See Figure 1 | C <sub>L</sub> = 15 pF, R <sub>L</sub> = 2 kΩ, | C <sub>L</sub> = 15 pF, R <sub>L</sub> = 2 kΩ, 25 36 | C <sub>L</sub> = 15 pF, R <sub>L</sub> = 2 kΩ, 25 36 18 27 | $<sup>^{\</sup>ddagger}$ All typical values are at VCC = 5 V, TA = 25 °C. <sup>§</sup> Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second. NOTE 3: ICC is measured with all outputs and serial input open; A, B, C, and D inputs grounded; mode control at 4.5 V; and a momentary 3 V, then ground, applied to both clock inputs. # PARAMETER MEASUREMENT INFORMATION LOAD CIRCUIT - NOTES: A. Input pulses are supplied by a generator having the following characteristics: $t_r \le 10$ ns, $t_f \le 10$ ns, and $Z_{out} \approx 50$ $\Omega$ . For the data pulse generator, PRR = 500 kHz; for the clock pulse generator, PRR = 1 MHz. When testing $f_{max}$ , vary PRR. For '95A, $t_{w(data)} \ge 20$ ns, $t_{w(clock)} \ge 15$ ns. For 'LS95B, $t_{w(data)} \ge 20$ ns, $t_{w(clock)} \ge 15$ ns. - B. C<sub>L</sub> includes probe and jig capacitance. - C. All diodes are 1N3064 equivalent. - D. For '95A, $V_{ref} = 1.5 \text{ V}$ ; for 'LS95B, $V_{ref} = 1.3 \text{ V}$ . VOLTAGE WAVEFORMS FIGURE 1-SWITCHING TIMES ### PARAMETER MEASUREMENT INFORMATION NOTES: A. Input is at a low level. B. For '95A, $V_{ref}$ = 1.5 V; for 'LS958, $V_{ref}$ = 1.3 V. VOLTAGE WAVEFORMS FIGURE 2-CLOCK ENABLE/INHIBIT TIMES #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated