Data sheet acquired from Harris Semiconductor SCHS039 # CMOS Quad True/Complement Buffer #### High Voltage Types (20-Volt Rating) complement buffers consisting of n- and p-channel units having low channel resistance and high current (sourcing and sinking) capability. The CD4041UB is intended for use as a buffer, line driver, or CMOS-to-TTL driver, It can be used as an ultra-low power resistor-network driver for A/D and D/A conversion, as a transmission-line driver, and in other applications where high noise immunity and low power dissipation are primary design requirements. I he CD4041UB types are supplied in 14-lead hermetic dual-in-line ceramic packages (D and F suffixes), 14-lead dual-in-line plastic packages (E suffix), 14-lead ceramic flat packages (K suffix), and in chip form (H suffix). # **CD4041UB Types** #### Features: - Balanced sink and source current; approximately 4 times standard "B" drive - Equalized delay to true and complement outputs - 100% tested for quiescent current at 20 V - Maximum input current of 1 µA at 18 V over full package temperature range; 100 nA at 18 V and 25°C - 5-V, 10-V, and 15-V parametric ratings - Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices" #### Applications: - High current source/sink driver - CMOS-to-DTL/TTL Converter Buffer - Display driver - MOS clock driver - Resistor network driver (Ladder or weighted R) - Buffer - Transmission line driver 92CS-20755R ## TOP VIEW TERMINAL ASSIGNMENT Fig. 1 - Schematic diagram 1 of 4 buffers. ### MAXIMUM RATINGS, Absolute-Maximum Values: DC SUPPLY-VOLTAGE RANGE, (VDD) Voltages referenced to V<sub>SS</sub> Terminal) -0.5V to +20V INPUT VOLTAGE RANGE, ALL INPUTS -0.5V to V<sub>DD</sub> +0.5V DC INPUT CURRENT, ANY ONE INPUT ±10mA POWER DISSIPATION PER PACKAGE (P<sub>D</sub>): For T<sub>A</sub> = -55°C to +100°C 500mW For T<sub>A</sub> = +100°C to +125°C Derate Linearity at 12mW/°C to 200mW DEVICE DISSIPATION PER OUTPUT TRANSISTOR FOR T<sub>A</sub> = FULL PACKAGE-TEMPERATURE RANGE (All Package Types) 100mW OPERATING-TEMPERATURE RANGE (T<sub>A</sub>) -55°C to +125°C STORAGE TEMPERATURE RANGE (T<sub>Stg</sub>) -65°C to +150°C LEAD TEMPERATURE (DURING SOLDERING): At distance 1/16 ± 1/32 inch (1.59 ± 0.79mm) from case for 10s max +265°C #### RECOMMENDED OPERATING CONDITIONS For maximum reliability, nominal operating conditions should be selected so that operation is always within the following range: | CHARACTERISTIC | LIN | UNITS | | |------------------------------------------------------------------|------|-------|---| | | Min. | Max. | | | Supply-Voltage Range (For TA=Full Package-<br>Temperature Range) | 3 | 18 | V | Fig.2 - Typical output low (sink) current characteristics. Fig.3 — Minimum low (sink) current characteristics. Fig.4 — Typical output high (source) current characteristics. #### CD4041UB Types #### STATIC ELECTRICAL CHARACTERISTICS | | | | | | | | · | | | | 1.14 | |-------------------------------------------|--------------------------------------------------|---------------|-----------------|------------------------|------|-------|--------------|-------|-------------------|-----------------|------| | CHARAC- | CONDITIONS LIMITS AT INDICATED TEMPERATURES (°C) | | | | | | | | | | | | TERISTIC | CONDITIONS | | | LIMITS AT INDICATED 1E | | | +25 | | | UNITS | | | | ν <sub>ο</sub><br>(۷) | (>)<br>(>) | V <sub>DD</sub> | <b>–55</b> | -40 | +85 | +125 | Min. | Typ. | Max. | | | Quiescent | _ | 0,5 | 5 | 1 | 1 | 30 | 30 | | 0.02 | . 1 | | | Device | _ | 0,10 | 10 | 2 | 2 | 60 | 60 | _ | 0.02 | 2 | | | Current | | 0,15 | 15 | 4 | . 4 | 120 | 120 | | 0.02 | 4 | μΑ | | I <sub>DD</sub> Max. | - | 0,20 | 20 | 20 | 20 | 600 | 600 | _ | 0.04 | 20 | | | Output Low | | - | | | | | | | | | | | (Sink) | 0.4 | 0,5 | 5 | 2.1 | 1.8 | 1.3 | 1.2 | 1.6 | 3.2 | _ | | | Current, | 0.5 | 0,10 | 10 | 6.25 | 5.6 | 4 | 3.5 | . 5 | 10 | | | | IOL Min. | 1.5 | 0,15 | 15 | 24 | 23 | 15.5 | 13 | 19 | 38 | ( <del>-</del> | mΑ | | Output High | 4.6 | 0,5 | 5 | -2.1 | -1.8 | -1.3 | -1.2 | -1.6 | -3.2 | $\mathcal{F}$ | l mA | | (Source) | 2.5 | 0,5 | 5 | -8.4 | -6.7 | -5.3 | -4.6 | -6.4 | -12.8 | _ | | | Current, | 9.5 | 0,10 | 10 | -6.25 | -5.6 | -4 | -3.5 | -5 | -10 | | | | IOH Min. | 13.5 | 0,15 | 15 | -24 | -23 | -15.5 | -13 | -19 | -38 | _ | | | Output Voltage: | | 0,5 | 5 | 0.05 | | | _ | 0 | 0.05 | | | | Low-Level. | - | 0,10 | 10 | 0.05 | | | | 0 | 0.05 | | | | V <sub>OL</sub> Max. | | 0,15 | 15 | | 0.05 | | | _ | 0 | 0.05 | l v | | Output Volt- | | 0,5 | 5<br>10 | 4.95<br>9.95 | | | 4.95<br>9.95 | 5 10 | | | | | High-Level, | | 0,10 | 15 | | | 95 | | 14.95 | 15 | | 1 | | V <sub>OH</sub> Min. | | 0,15 | | | | | | 14.95 | 15 | | | | Input Low | 0.5,4.5 | | 5 | | -1 | | | | | 1_1_ | | | Voltage, 🖫 | 1,9 | | 10 | | 2 | | | _ | | 2 | | | V <sub>IL</sub> Max, | 1.5,13.5 | <del></del> . | 15 | 2.5 | | | _ | - | 2.5 | • <b>V</b> , •: | | | Input High | 0.5,4.5 | · _ · | 5 | | | | 4 | _ | | | | | Voltage, | 1,9 | - | 10 | 8 8 | | | | | | ļ | | | V <sub>IH</sub> Min. | 1.5,13.5 | _ | 15 | 12.5 | | | 12.5 | ] – | | | | | Input<br>Current,<br>I <sub>IN</sub> Max. | - | 0,18 | 18 | ±0.1 | ±0.1 | ±1 | ±1 | - | ±10 <sup>-5</sup> | ±0.1 | μΑ | # DYNAMIC ELECTRICAL CHARACTERISTICS at TA = 25°C, Input tr, tr = 20 ns, CL = 50 pF, RL = 200 k $\Omega$ | | COND | CONDITIONS | | LIMITS | | |-------------------------|-------|--------------------------|------|--------|-------| | CHARACTERISTIC | | V <sub>DD</sub><br>Volts | Тур. | Max. | UNITS | | Propagation Delay Time: | | 5 | 60 | 120 | | | tPHL | , | 10 | 35 | 70 | ns | | tPLF | 1 | 15 | 25 | 50 | ł | | | | 5 | 40 | 80 | | | Transition Time TTHL | 1 | 10 | 20 | 40 | ns | | म्। | H . | 15 | 15 | 30 | l | | Input Capacitance CIN | Any | Any Input | | 22.5 | pF | Fig.5 - Minimum output high (source) Fig.6 — Typical propagation delay time vs. load capacitance. Fig.7 – Typical transition time vs. load capacitance. Fig.8 — Minimum and maximum transfer characteristics — true output. ### CD4041UB Types Fig.9 — Minimum and maximum transfer characteristics — complement output, Fig. 11 — Typical power dissipation vs frequency per output pair. Fig. 13 - Input voltage test circuit. Fig. 10 - Typical power dissipation vs. input rise & fall time per output pair. Fig. 12 - Quiescent device current test circuit, Fig. 14 - Input-leakage-current test circuit. #### Dimensions and pad layout for the CD4041UBH Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated Grid graduations are in mils $(10^{-3} \text{ inch})$ . #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated