## SN74S1050 12-BIT SCHOTTKY BARRIER DIODE BUS-TERMINATION ARRAY SDLS015A D3228, JULY 1989-REVISED MARCH 1990 - Designed to Reduce Reflection Noise - Repetitive Peak Forward Current . . . 200 mA - 12-Bit Array Structure Suited for Bus-Oriented Systems - ESD Protection Exceeds 10 kV Per MIL-STD-883C, Method 3015 - Package Options Include Plastic "Small Outline" Packages and Standard Plastic 300-mil DIPs #### D OR N PACKAGE (TOP VIEW) D01 [1 16] D12 15 D11 14 D10 D02 [ D03 🗌 GND ☐4 13 GND 12 GND GND [5 D04 ∏6 11 009 D05 [7 10 DO8 9 D07 D06 🗌 8 #### description This Schottky barrier diode bus-termination array is designed to reduce reflection noise on memory bus lines. This device consists of a 12-bit high-speed Schottky diode array suitable for a clamp to GND. The SN74S1050 is characterized for operation from 0°C to 70°C. #### schematic diagram ## SN74S1050 12-BIT SCHOTTKY BARRIER DIODE BUS-TERMINATION ARRAY D3228, JULY 1989-REVISED MARCH 1990 ## # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) #### single-diode operation (see Note 1) | | PARAMETER | TEST CONDITIONS | MIN TYP§ | MAX | UNIT | |----------------|------------------------|---------------------------|----------|------|------| | I <sub>R</sub> | Static reverse current | V <sub>R</sub> = 7 V | | 5 | μA | | | | IF = 18 mA | 0.75 | 0.95 | | | ٧F | Static forward voltage | I <sub>F</sub> = 50 mA | 0.95 | 1.2 | ] | | VEM | Peak forward voltage | lp = 200 mA | 1.45 | | V | | | Total capacitance | $V_R = 0$ , $f = 1 MHz$ | 5 | 10 | pF | | CŢ | | $V_R = 2 V$ , $f = 1 MHz$ | 4 | 8 | | NOTE 1: Test conditions and limits apply separately to each of the diodes. The diodes not under test are open-circuited during the measurement of these characteristics. ## multiple-diode operation | Ī | PARAMETER TEST CONDITIONS | | MIN TY | P <sup>§</sup> MAX | UNIT | | |----|----------------------------|-----------------------------|------------|--------------------|------|------| | | I-4 | Total I <sub>F</sub> = 1 A, | See Note 2 | 0 | .6 2 | mΑ | | 'x | internal crosstalk current | Total Ip = 198 mA, | See Note 2 | 0.0 | 0.2 | ] MA | <sup>§</sup>All typical values are at TA = 25°C. NOTE 2. Ix is measured under the following conditions with one diode static and all others switching: Switching diodes: $t_W = 100 \ \mu s$ , duty cycle = 20%; static diode: $V_R = 5 \ V$ . The static diode's input current is the internal crosstalk current lx. ### switching characteristics at 25°C free-air temperature (see Figures 1 and 2) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------|---------------------------------------|-----------------------------------------------------------------------------------------------------|-----|-----|-----|------| | | t <sub>rr</sub> Reverse recovery time | $I_{E} = 10 \text{ mA}, I_{BM(BEC)} = 10 \text{ mA}, I_{B(BEC)} = 1 \text{ mA}, R_{L} = 100 \Omega$ | | 8 | 16 | ns | <sup>†</sup>Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. <sup>&</sup>lt;sup>‡</sup>These values apply for $t_W \le 100~\mu s$ , duty cycle $\le 20\%$ . #### PARAMETER MEASUREMENT INFORMATION FIGURE 1. FORWARD RECOVERY VOLTAGE FIGURE 2. REVERSE RECOVERY TIME - NOTES: A. The input pulse is supplied by a pulse generator having the following characteristics: $t_r = 20 \text{ ns}$ , $Z_{out} = 50 \Omega$ , f = 500 Hz, duty cycle = 0.01. - 8. The output waveform is monitored by an oscilloscope having the following characteristics: $t_r \le 350$ ps. $R_{in} = 50 \Omega$ , $C_{in} = \le 5$ pF. - C. The input pulse is supplied by a pulse generator having the following characteristics: $t_f = 0.5$ ns, $Z_{out} = 50 \Omega$ , $t_W = \ge 50$ ns, duty cycle $\le 0.01$ . #### APPLICATION INFORMATION Large negative transients occurring at the inputs of memory devices (DRAMs, SRAMs, EPROMs, etc.), or on the CLOCK lines of many clocked devices can result in improper operation of the device. The SN74S1050 and SN74S1052 diode termination arrays help suppress negative transients caused by transmission line reflections, crosstalk, and switching noise. Diode terminations have several advantages when compared to resistor termination schemes. Split resistor or Thevenin equivalent termination can cause a substantial increase in power consumption. The use of a single resistor to Ground to terminate a line usually results in degradation of the output high level, resulting in reduced noise immunity. Series damping resistors placed on the outputs of the driver will reduce negative transients, but can also increase propagation delays down the line, as a series resistor reduces the output drive capability of the driving device. Diode terminations have none of these drawbacks. The operation of the diode arrays in reducing negative transients is explained in the following figures. The diode conducts current whenever the voltage reaches a negative value large enough for the diode to turn on. Suppression of negative transients by the diode tracks the current-voltage characteristic curve for the diode. A typical current-voltage curve for the SN74S1050/S1052 is shown in Figure 3. To illustrate how the diode arrays act to reduce negative transients at the end of a transmission line, the test setup in Figure 4 was evaluated. The resulting waveforms with and without the diode are shown in Figure 5. The maximum effectiveness of the diode in suppressing negative transients occurs when they are placed at the end of a line and/or the end of a long stub branching off a main transmission line. The diodes can also be used to reduce the negative transients that occur due to discontinuities in the middle of a line. An example of this is a slot in a backplane that is provided for an add-on card. FIGURE 3. TYPICAL CURRENT-VOLTAGE CURVE FIGURE 4. DIODE TEST SETUP Y-COORDINATE = 1,800 VOLTS/DIV TIMEBASE = 5.00 ns/VOLTS VMARKER 1 = -1.353 VOLTS VMARKER 2 = -3.647 VOLTS OFFSET = 0.000 VOLTS DELAY = 56.500 ns DELTA V = -2.293 VOLTS FIGURE 5. SCOPE DISPLAY #### IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current. TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright © 1996, Texas Instruments Incorporated #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated