SCLS103C - MARCH 1984 - REVISED FEBRUARY 1999 - High-Current 3-State Outputs Interface Directly With System Bus or Can Drive up to 15 LSTTL Loads - Package Options Include Plastic Small-Outline (D), Shrink Small-Outline (DB), and Ceramic Flat (W) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) DIPs ### description These quadruple bus buffer gates feature independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is low. The SN54HC126 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74HC126 is characterized for operation from –40°C to 85°C. FUNCTION TABLE (each buffer) | INPU | JTS | OUTPUT | |------|-----|--------| | OE | Α | Y | | Н | Н | Н | | Н | L | L | | L | Χ | Z | #### SN54HC126 . . . J OR W PACKAGE SN74HC126 . . . D, DB, OR N PACKAGE (TOP VIEW) # SN54HC126 . . . FK PACKAGE (TOP VIEW) NC - No internal connection # logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, DB, J, N, and W packages. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ### SN54HC126, SN74HC126 QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS SCLS103C - MARCH 1984 - REVISED FEBRUARY 1999 ### logic diagram (positive logic) Pin numbers shown are for the D, DB, J, N, and W packages. ### absolute maximum ratings over operating free-air temperature range<sup>†</sup> | Supply voltage range, V <sub>CC</sub> | | 0.5 V to 7 V | |-----------------------------------------------------------------------------------------------|-----------------|----------------| | Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) (see | ee Note 1) | ±20 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CO</sub> | c) (see Note 1) | ±20 mA | | Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ ) | -<br> | ±35 mA | | Continuous current through V <sub>CC</sub> or GND | | ±70 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2) | : D package | 127°C/W | | | DB package | 158°C/W | | | N package | | | Storage temperature range, T <sub>stq</sub> | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. ### recommended operating conditions (see Note 3) | | | | SI | SN54HC126 | | SN74HC126 | | | UNIT | |-----------------|---------------------------------------|--------------------------|------|-----------|------|-----------|-----|------|------| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNII | | VCC | Supply voltage | | 2 | 5 | 6 | 2 | 5 | 6 | V | | | | V <sub>CC</sub> = 2 V | 1.5 | | | 1.5 | | | | | $V_{\text{IH}}$ | High-level input voltage | V <sub>CC</sub> = 4.5 V | 3.15 | | | 3.15 | | | V | | | | V <sub>CC</sub> = 6 V | 4.2 | | | 4.2 | | | | | | | V <sub>CC</sub> = 2 V | 0 | | 0.5 | 0 | | 0.5 | | | $V_{IL}$ | Low-level input voltage | $V_{CC} = 4.5 \text{ V}$ | 0 | | 1.35 | 0 | | 1.35 | V | | | | V <sub>CC</sub> = 6 V | 0 | | 1.8 | 0 | | 1.8 | | | ٧ <sub>I</sub> | Input voltage | | 0 | | VCC | 0 | | VCC | V | | ٧o | Output voltage | | 0 | | VCC | 0 | | VCC | V | | | | V <sub>CC</sub> = 2 V | 0 | | 1000 | 0 | | 1000 | | | t <sub>t</sub> | Input transition (rise and fall) time | $V_{CC} = 4.5 \text{ V}$ | 0 | | 500 | 0 | | 500 | ns | | | | V <sub>CC</sub> = 6 V | 0 | | 400 | 0 | | 400 | | | T <sub>A</sub> | Operating free-air temperature | | -55 | | 125 | -40 | • | 85 | °C | NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero. SCLS103C - MARCH 1984 - REVISED FEBRUARY 1999 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CO | TEST CONDITIONS | | Т | A = 25°C | ; | SN54HC126 | | SN74HC126 | | UNIT | |-----------|-----------------------------------|----------------------------|------------|------|----------|------|-----------|-------|-----------|-------|------| | PARAMETER | TEST CONDITIONS | | Vcc | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | 2 V | 1.9 | 1.998 | | 1.9 | | 1.9 | | | | | | I <sub>OH</sub> = -20 μA | 4.5 V | 4.4 | 4.499 | | 4.4 | | 4.4 | | | | Voн | $V_I = V_{IH} \text{ or } V_{IL}$ | | 6 V | 5.9 | 5.999 | | 5.9 | | 5.9 | | \ | | | | I <sub>OH</sub> = -6 mA | 4.5 V | 3.98 | 4.3 | | 3.7 | | 3.84 | | | | | | $I_{OH} = -7.8 \text{ mA}$ | 6 V | 5.48 | 5.8 | | 5.2 | | 5.34 | | | | | | | 2 V | | 0.002 | 0.1 | | 0.1 | | 0.1 | | | | VI = VIH or VIL | I <sub>OL</sub> = 20 μA | 4.5 V | | 0.001 | 0.1 | | 0.1 | | 0.1 | | | VOL | | | 6 V | | 0.001 | 0.1 | | 0.1 | | 0.1 | V | | | | I <sub>OL</sub> = 6 mA | 4.5 V | | 0.17 | 0.26 | | 0.4 | | 0.33 | | | | | $I_{OL} = 7.8 \text{ mA}$ | 6 V | | 0.15 | 0.26 | | 0.4 | | 0.33 | | | lį | $V_I = V_{CC}$ or 0 | | 6 V | | ±0.1 | ±100 | | ±1000 | | ±1000 | nA | | loz | $V_O = V_{CC}$ or 0 | | 6 V | | ±0.01 | ±0.5 | | ±10 | | ±5 | μΑ | | Icc | $V_I = V_{CC}$ or 0, | I <sub>O</sub> = 0 | 6 V | | | 8 | | 160 | | 80 | μΑ | | Ci | | | 2 V to 6 V | | 3 | 10 | | 10 | | 10 | pF | # switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | то | Vaa | T, | չ = 25°C | ; | SN54H | IC126 | 6 SN74HC126 | | UNIT | | |------------------|---------|----------|-------|-------|----------|-----|-------|-------|-------------|-----|------|----| | PARAMETER | (INPUT) | (OUTPUT) | Vcc | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | | 2 V | | 47 | 120 | | 180 | | 150 | | | | t <sub>pd</sub> | Α | Υ | 4.5 V | | 14 | 24 | | 36 | | 30 | ns | | | | | | 6 V | | 11 | 20 | | 31 | | 26 | | | | | | | 2 V | | 57 | 120 | | 180 | | 150 | | | | t <sub>en</sub> | OE | Y | 4.5 V | | 16 | 24 | | 36 | | 30 | ns | | | | | | 6 V | | 12 | 20 | | 31 | | 26 | | | | | | | 2 V | | 35 | 120 | | 180 | | 150 | | | | <sup>t</sup> dis | OE | Υ | Υ | 4.5 V | | 17 | 24 | | 36 | | 30 | ns | | | | | 6 V | | 15 | 20 | | 31 | | 26 | | | | | | Any | 2 V | | 28 | 60 | | 90 | | 75 | | | | t <sub>t</sub> | | | Any | 4.5 V | | 8 | 12 | | 18 | | 15 | ns | | | | | 6 V | | 6 | 10 | | 15 | | 13 | | | ## SN54HC126, SN74HC126 QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS SCLS103C - MARCH 1984 - REVISED FEBRUARY 1999 # switching characteristics over recommended operating free-air temperature range, $C_L$ = 150 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | то | Vaa | T, | ղ = 25°C | ; | SN54F | IC126 | SN74H | C126 | UNIT | | | | | | | | | | | | | | | | |-----------------|---------|----------|-------|-------|----------|-----|-------|-------|-------|------|------|----|----|--|----|----|--|--|--|--|--|--|--|-----|--|----| | FARAMETER | (INPUT) | (OUTPUT) | VCC | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | | | | | | | | | | | | | | | | 2 V | | 67 | 150 | | 225 | | 188 | | | | | | | | | | | | | | | | | | t <sub>pd</sub> | А | Y | Y | Y | Y | Y | Y | 4.5 V | | 19 | 30 | | 45 | | 38 | ns | | | | | | | | | | | | | | | | | | | | | | ľ | Ī | | | | | | | | | | | | | 6 V | | 15 | | | OE | | 2 V | | 100 | 135 | | 202 | | 169 | | | | | | | | | | | | | | | | | | t <sub>en</sub> | | Y | Y | 4.5 V | | 20 | 27 | | 40 | | 36 | ns | | | | | | | | | | | | | | | | | | | 6 V | | 17 | 23 | | 36 | | 30 | | | | | | | | | | | | | | | | | | | | | 2 V | | 45 | 210 | | 315 | | 265 | | | | | | | | | | | | | | | | | | t <sub>t</sub> | | Any | 4.5 V | | 17 | 42 | | 63 | | 53 | ns | | | | | | | | | | | | | | | | | | | | 6 V | | 13 | 36 | | 53 | | 45 | | | | | | | | | | | | | | | | | # operating characteristics, $T_A = 25^{\circ}C$ | | PARAMETER | TEST CONDITIONS | TYP | UNIT | |-----------------|----------------------------------------|-----------------|-----|------| | C <sub>pd</sub> | Power dissipation capacitance per gate | No load | 45 | pF | #### PARAMETER MEASUREMENT INFORMATION | PARAI | PARAMETER | | R <sub>L</sub> C <sub>L</sub> | | S2 | | |--------------------|-----------------------------------|--------------|-------------------------------|--------|--------|--| | | tPZH 1 kΩ | | 50 pF<br>or | Open | Closed | | | ten | tPZL | 1 K22 | 150 pF | Closed | Open | | | f.11 | tPHZ | <b>1 k</b> Ω | 50 pF | Open | Closed | | | <sup>t</sup> dis | tPLZ | 1 K22 | 30 pi | Closed | Open | | | t <sub>pd</sub> or | t <sub>pd</sub> or t <sub>t</sub> | | 50 pF<br>or<br>150 pF | Open | Open | | VOLTAGE WAVEFORMS PROPAGATION DELAY AND OUTPUT TRANSITION TIMES VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES FOR 3-STATE OUTPUTS - NOTES: A. C<sub>L</sub> includes probe and test-fixture capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_r = 6 \text{ ns}$ . - D. The outputs are measured one at a time with one input transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. tpzL and tpzH are the same as ten. - G. tplH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated