### SN74LVCH16240A 16-BIT BUFFER/DRIVER WITH 3-STATE OUTPUTS

SCAS566G - MARCH 1996 - REVISED JUNE 1998

| <ul> <li>Member of the Texas Instruments</li> <li>Widebus™ Family</li> </ul>                                                                  | DGG OR DL PACKAGE<br>(TOP VIEW)                                         |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|--|
| <ul> <li>EPIC™ (Enhanced-Performance Implanted<br/>CMOS) Submicron Process</li> </ul>                                                         | 1 <del>0E</del> 1 48 2 <del>0E</del> 1Y1 2 47 1A1                       |  |  |
| <ul> <li>Typical V<sub>OLP</sub> (Output Ground Bounce)</li> <li>&lt; 0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C</li> </ul>        | 1Y2 3 46 1A2<br>GND 4 45 GND                                            |  |  |
| <ul> <li>Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot)</li> <li>2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C</li> </ul>   | 1Y3 5 44 1 1A3<br>1Y4 6 43 1 1A4                                        |  |  |
| <ul> <li>Power Off Disables Outputs, Permitting<br/>Live Insertion</li> </ul>                                                                 | V <sub>CC</sub> 7 42 V <sub>CC</sub> 2Y1 8 41 2A1                       |  |  |
| <ul> <li>ESD Protection Exceeds 2000 V Per<br/>MIL-STD-883, Method 3015; Exceeds 200 V<br/>Using Machine Model (C = 200 pF, R = 0)</li> </ul> | 2Y2                                                                     |  |  |
| Latch-Up Performance Exceeds 250 mA Per JESD 17                                                                                               | 2Y4 [ 12 37 ] 2A4<br>3Y1 [ 13 36 ] 3A1<br>3Y2 [ 14 35 ] 3A2             |  |  |
| <ul> <li>Bus Hold on Data Inputs Eliminates the<br/>Need for External Pullup/Pulldown<br/>Resistors</li> </ul>                                | GND                                                                     |  |  |
| <ul> <li>Supports Mixed-Mode Signal Operation on<br/>All Ports (5-V Input/Output Voltage With<br/>3.3-V V<sub>CC</sub>)</li> </ul>            | V <sub>CC</sub> 18 31 V <sub>CC</sub><br>4Y1 19 30 4A1<br>4Y2 20 29 4A2 |  |  |
| <ul> <li>Package Options Include Plastic 300-mil<br/>Shrink Small-Outline (DL) and Thin Shrink<br/>Small-Outline (DGG) Packages</li> </ul>    | GND 21 28 GND 4Y3 22 27 4A3                                             |  |  |
|                                                                                                                                               | 4Y4 [] 23 26 [] 4A4<br>4OE [] 24 25 [] 3OE                              |  |  |

### description

This 16-bit buffer/driver is designed for 1.65-V to 3.6-V  $V_{CC}$  operation.

The SN74LVCH16240A is designed specifically to improve both the performance and density of 3-state memory address drivers, clock drivers, and bus-oriented receivers and transmitters.

The device can be used as four 4-bit buffers, two 8-bit buffers, or one 16-bit buffer. This device provides inverting outputs and symmetrical active-low output-enable  $(\overline{OE})$  inputs.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN74LVCH16240A is characterized for operation from –40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC and Widebus are trademarks of Texas Instruments Incorporated.



### **FUNCTION TABLE** (each 4-bit buffer)

| INP | UTS | OUTPUT |
|-----|-----|--------|
| OE  | Α   | Υ      |
| L   | Н   | L      |
| L   | L   | Н      |
| Н   | Χ   | Z      |

### logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



### logic diagram (positive logic)



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                            | –0.5 V to 6.5 V                  |
|----------------------------------------------------------------------------------|----------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                                 |                                  |
| Voltage range applied to any output in the high-impedance or power-off state, VO |                                  |
| (see Note 1)                                                                     | –0.5 V to 6.5 V                  |
| Voltage range applied to any output in the high or low state, VO                 |                                  |
| (see Notes 1 and 2)                                                              | 0.5 V to V <sub>CC</sub> + 0.5 V |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                        | –50 mA                           |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0)                       |                                  |
| Continuous output current, I <sub>O</sub>                                        | ±50 mA                           |
| Continuous current through each V <sub>CC</sub> or GND                           | ±100 mA                          |
| Package thermal impedance, $\theta_{JA}$ (see Note 3): DGG package               | 89°C/W                           |
| DL package                                                                       | 94°C/W                           |
| Storage temperature range, T <sub>stg</sub>                                      | –65°C to 150°C                   |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.
  - 2. The value of V<sub>CC</sub> is provided in the recommended operating conditions table.
  - 3. The package thermal impedance is calculated in accordance with JESD 51.



### SN74LVCH16240A **16-BIT BUFFER/DRIVER WITH 3-STATE OUTPUTS**

SCAS566G - MARCH 1996 - REVISED JUNE 1998

### recommended operating conditions (see Note 4)

|                |                                    |                                            | MIN                    | MAX                  | UNIT |  |
|----------------|------------------------------------|--------------------------------------------|------------------------|----------------------|------|--|
| Vcc            | Supply voltage                     | Operating                                  | 1.65                   | 3.6                  | V    |  |
|                |                                    | Data retention only                        | 1.5                    |                      | V    |  |
|                | High-level input voltage           | V <sub>CC</sub> = 1.65 V to 1.95 V         | 0.65 × V <sub>CC</sub> |                      |      |  |
| VIH            |                                    | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7                    |                      | V    |  |
|                |                                    | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2                      |                      |      |  |
|                |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V         |                        | $0.35 \times V_{CC}$ |      |  |
| VIL            | Low-level input voltage            | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |                        | 0.7                  | V    |  |
|                |                                    | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ |                        | 0.8                  |      |  |
| ٧ <sub>I</sub> | Input voltage                      |                                            | 0                      | 5.5                  | V    |  |
| .,             | Output voltage                     | High or low state                          | 0                      | VCC                  | V    |  |
| ۷o             |                                    | 3 state                                    | 0                      | 5.5                  | V    |  |
|                | High-level output current          | V <sub>CC</sub> = 1.65 V                   |                        | -4                   | mA   |  |
|                |                                    | V <sub>CC</sub> = 2.3 V                    |                        | -8                   |      |  |
| ІОН            |                                    | V <sub>CC</sub> = 2.7 V                    |                        | -12                  |      |  |
|                |                                    | VCC = 3 V                                  |                        | -24                  |      |  |
|                | Low-level output current           | V <sub>CC</sub> = 1.65 V                   |                        | 4                    |      |  |
| lOL            |                                    | V <sub>CC</sub> = 2.3 V                    |                        | 8                    | 1    |  |
|                |                                    | V <sub>CC</sub> = 2.7 V                    |                        | 12                   | mA   |  |
|                |                                    | V <sub>CC</sub> = 3 V                      |                        | 24                   |      |  |
| Δt/Δν          | Input transition rise or fall rate |                                            | 0                      | 10                   | ns/V |  |
| T <sub>A</sub> | Operating free-air temperature     |                                            | -40                    | 85                   | °C   |  |

NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



SCAS566G - MARCH 1996 - REVISED JUNE 1998

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER             | TEST CONDITI                                                                    | ONS                          | Vcc             | MIN                  | TYP† MA       | X UNIT     |
|-----------------------|---------------------------------------------------------------------------------|------------------------------|-----------------|----------------------|---------------|------------|
|                       | I <sub>OH</sub> = -100 μA                                                       |                              | 1.65 V to 3.6 V | V <sub>CC</sub> -0.2 |               |            |
|                       | $I_{OH} = -4 \text{ mA}$                                                        | 1.65 V                       | 1.2             |                      |               |            |
| \/a                   | $I_{OH} = -8 \text{ mA}$                                                        | 2.3 V                        | 1.7             |                      | $\Box$ $\lor$ |            |
| VOH                   | I <sub>OH</sub> = -12 mA                                                        |                              | 2.7 V           | 2.2                  |               |            |
|                       | 10H = -12 IIIA                                                                  | 3 V                          | 2.4             |                      |               |            |
|                       | I <sub>OH</sub> = -24 mA                                                        |                              | 3 V             | 2.2                  |               |            |
|                       | I <sub>OL</sub> = 100 μA                                                        |                              | 1.65 V to 3.6 V |                      | (             | .2         |
|                       | I <sub>OL</sub> = 4 mA                                                          |                              | 1.65 V          |                      | 0.            | <b>!</b> 5 |
| VOL                   | $I_{OL} = 8 \text{ mA}$                                                         |                              | 2.3 V           |                      | (             | .7 V       |
|                       | I <sub>OL</sub> = 12 mA                                                         |                              | 2.7 V           |                      | (             | .4         |
|                       | I <sub>OL</sub> = 24 mA                                                         |                              | 3 V             |                      | 0.            | 55         |
| ΙĮ                    | V <sub>I</sub> = 0 to 5.5 V                                                     |                              | 3.6 V           |                      |               | -5 μA      |
|                       | V <sub>I</sub> = 0.58 V                                                         | 1.65 V                       | ‡               |                      |               |            |
|                       | V <sub>I</sub> = 1.07 V                                                         |                              | ‡               |                      | _             |            |
|                       | V <sub>I</sub> = 0.7 V                                                          |                              | 2.3 V           | 45                   |               | _          |
| l <sub>I</sub> (hold) | V <sub>I</sub> = 1.7 V                                                          | -45                          |                 |                      | μΑ            |            |
|                       | V <sub>I</sub> = 0.8 V                                                          | 3 V                          | 75              |                      | _             |            |
|                       | V <sub>I</sub> = 2 V                                                            |                              | <del>-</del> 75 |                      | _             |            |
|                       | V <sub>I</sub> = 0 to 3.6 V§                                                    | V <sub>I</sub> = 0 to 3.6 V§ |                 |                      | ±5            | 00         |
| l <sub>off</sub>      | $V_I$ or $V_O = 5.5 V$                                                          |                              | 0               |                      | ±             | 0 μΑ       |
| loz                   | $V_{O} = 0 \text{ to } 5.5 \text{ V}$                                           |                              | 3.6 V           |                      | ±             | 0 μΑ       |
| laa                   | $V_I = V_{CC}$ or GND                                                           | 10 - 0                       | 3.6 V           |                      |               | 20         |
| lcc                   | $3.6 \text{ V} \le \text{V}_{\text{I}} \le 5.5 \text{ V}^{\P}$                  | IO = 0                       | 3.6 V           |                      |               | μΑ         |
| ΔICC                  | One input at V <sub>CC</sub> – 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND |                              | 2.7 V to 3.6 V  |                      | 5             | )Ο μΑ      |
| Ci                    | V <sub>I</sub> = V <sub>CC</sub> or GND                                         |                              | 3.3 V           |                      | 5             | pF         |
| Co                    | $V_O = V_{CC}$ or GND                                                           |                              | 3.3 V           |                      | 6             | pF         |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C.

## switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 through 3)

| PARAMETER        | FROM TO (INPUT) (OUTPUT) |          | V <sub>CC</sub> =<br>± 0.1 |     | V <sub>CC</sub> = 2.5 V<br>± 0.2 V |     | V <sub>CC</sub> = 2.7 V |     | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | UNIT |
|------------------|--------------------------|----------|----------------------------|-----|------------------------------------|-----|-------------------------|-----|------------------------------------|-----|------|
|                  | (INPOT)                  | (001F01) | MIN                        | MAX | MIN                                | MAX | MIN                     | MAX | MIN                                | MAX |      |
| t <sub>pd</sub>  | Α                        | Υ        | ‡                          | ‡   | ‡                                  | ‡   |                         | 5   | 1                                  | 4.2 | ns   |
| t <sub>en</sub>  | ŌĒ                       | Y        | ‡                          | ‡   | ‡                                  | ‡   |                         | 5.8 | 1.5                                | 4.7 | ns   |
| t <sub>dis</sub> | ŌĒ                       | Y        | ‡                          | ‡   | ‡                                  | ‡   |                         | 6.6 | 1.5                                | 5.9 | ns   |

<sup>‡</sup> This information was not available at the time of publication.



<sup>‡</sup> This information was not available at the time of publication.

<sup>§</sup> This is the bus-hold maximum dynamic current required to switch the input from one state to another.

<sup>¶</sup> This applies in the disabled state only.

# SN74LVCH16240A 16-BIT BUFFER/DRIVER WITH 3-STATE OUTPUTS SCAS566G – MARCH 1996 – REVISED JUNE 1998

### operating characteristics, $T_A = 25^{\circ}C$

| PARAMETER       |                                                                                   | TEST<br>CONDITIONS             | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | UNIT |    |
|-----------------|-----------------------------------------------------------------------------------|--------------------------------|-------------------------------------|------------------------------------|------------------------------------|------|----|
|                 |                                                                                   |                                | CONDITIONS                          | TYP                                | TYP                                | TYP  |    |
| C               | Power dissipation capacitance per buffer/driver  Outputs enabled Outputs disabled | 1 ower dissipation capacitance | f = 10 MHz                          | †                                  | †                                  | 34   | pF |
| C <sub>pd</sub> |                                                                                   | Outputs disabled               | 1 = 10 MH2                          | †                                  | †                                  | 3    | рг |

<sup>†</sup> This information was not available at the time of publication.



### PARAMETER MEASUREMENT INFORMATION $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$



- NOTES: A.  $C_L$  includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_{O}$  = 50  $\Omega,\,t_{f}$   $\leq$  2 ns,  $t_{f}$   $\leq$  2 ns.
  - D. The outputs are measured one at a time with one transition per measurement.
  - E. tpLZ and tpHZ are the same as tdis.
  - F. tpzL and tpzH are the same as ten.
  - G. tpLH and tpHL are the same as tpd.

Figure 1. Load Circuit and Voltage Waveforms

### PARAMETER MEASUREMENT INFORMATION $V_{CC}$ = 2.5 V $\pm$ 0.2 V



NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_Q = 50 \Omega$ ,  $t_f \leq$  2 ns,  $t_f \leq$  2 ns.
- D. The outputs are measured one at a time with one transition per measurement.
- E. tpLZ and tpHZ are the same as tdis.
- F. tpzL and tpzH are the same as ten.
- G. tpLH and tpHL are the same as tpd.

Figure 2. Load Circuit and Voltage Waveforms



# PARAMETER MEASUREMENT INFORMATION $V_{CC}$ = 2.7 V AND 3.3 V $\pm$ 0.3 V



NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50~\Omega$ ,  $t_f \leq$  2.5 ns,  $t_f \leq$  2.5 ns.
- D. The outputs are measured one at a time with one transition per measurement.
- E. tpLZ and tpHZ are the same as tdis.
- F. tpZL and tpZH are the same as ten.
- G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>.

Figure 3. Load Circuit and Voltage Waveforms

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated