

SCCS032 - September 1994 - Revised March 2000

# 8-Bit Registered Transceiver

#### **Features**

- Function, pinout, and drive compatible with FCT and F logic
- FCT-C speed at 5.4 ns max. (Com'l) FCT-A speed at 6.3 ns max. (Com'l)
- Reduced V<sub>OH</sub> (typically = 3.3V) versions of equivalent FCT functions
- Edge-rate control circuitry for significantly improved noise characteristics
- · Power-off disable feature
- · Matched rise and fall times
- Fully compatible with TTL input and output logic levels

Sink Current 64 mA
 Source Current 32 mA

- · Independent register for A and B buses
- · Multiplexed real-time and stored data transfer
- Extended commercial range of -40°C to +85°C

#### **Functional Description**

The FCT652T consists of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal storage registers. GAB and GBA control pins are provided to control the transceiver functions. SAB and SBA control pins are provided to select either real-time or stored data transfer. The circuitry used for select control will eliminate the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. A LOW input level selects real-time data and a HIGH selects stored data.

Data on the A or B data bus, or both, can be stored in the internal D flip-flops by LOW-to-HIGH transitions at the appropriate clock pins (CPAB or CPBA), regardless of the select or enable control pins. When SAB and SBA are in the real-time transfer mode, it is also possible to store data without using the internal D-type flip-flops by simultaneously enabling GAB and GBA. In this configuration, each output reinforces its input. Thus, when all other data sources to the two sets of bus lines are at high impedance, each set of bus lines will remain at its last state.

The outputs are designed with a power-off disable feature to allow for live insertion of boards.







#### Function Table<sup>[1]</sup>

| Inputs |        |             |             |                       |                       | Data                                 | a I/O                                |                                                     |
|--------|--------|-------------|-------------|-----------------------|-----------------------|--------------------------------------|--------------------------------------|-----------------------------------------------------|
| GAB    | GBA    | CPAB        | СРВА        | SAB                   | SBA                   | A <sub>1</sub> thru A <sub>8</sub>   | B <sub>1</sub> thru B <sub>8</sub>   | Operation or Function                               |
| L<br>L | H<br>H | H or L      | H or L      | X                     | X<br>X                | Input                                | Input                                | Isolation<br>Store A and B Data                     |
| X<br>H | H<br>H | 7           | H or L      | X<br>X <sup>[1]</sup> | X<br>X                | Input<br>Input                       | Unspecified <sup>[2]</sup><br>Output | Store A, Hold B<br>Store A in both registers        |
| L<br>L | X<br>L | H or L      | 7.          | X<br>X                | X<br>X <sup>[1]</sup> | Unspecified <sup>[2]</sup><br>Output | Input<br>Input                       | Hold A, Store B<br>Store B in both registers        |
| L<br>L | L      | X<br>X      | X<br>H or L | X<br>X                | L<br>H                | Output                               | Input                                | Real-Time B Data to A Bus<br>Stored B Data to A Bus |
| H      | H<br>H | X<br>H or L | X<br>X      | L<br>H                | X<br>X                | Input                                | Output                               | Real-Time A Data to B Bus<br>Stored A Data to B Bus |
| Н      | L      | H or L      | H or L      | Н                     | Н                     | Output                               | Output                               | Stored A Data to B Bus and Stored B Data to A Bus   |

#### Notes:

- 1.
- Select control=L: clocks can occur simultaneously. Select control=H; clocks must be staggered in order to load both registers.

  H = HIGH Voltage Level. L = LOW Voltage Level. X = Don't Care. 

  = LOW-to-HIGH Transition.

  The data output functions may be enabled or disabled by various signals at the GAB or GBA inputs. Data input functions are always enabled, i.e., data at the bus pins will be stored on every LOW-to-HIGH transition on the clock inputs.



#### Maximum Ratings[3, 4]

(Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .....-65°C to +150°C Ambient Temperature with Power Applied ......-65°C to +135°C Supply Voltage to Ground Potential ..... -0.5V to +7.0V DC Input Voltage.....-0.5V to +7.0V DC Output Voltage ...... -0.5V to +7.0V

| DC Output Current (Maximum Sink Current/Pi | n) 120 mA |
|--------------------------------------------|-----------|
| Power Dissipation                          | 0.5W      |
| Static Discharge Voltage                   | >2001V    |
| (per MIL-STD-883, Method 3015)             |           |

# **Operating Range**

| Range      | Range     | Ambient<br>Temperature | v <sub>cc</sub> |
|------------|-----------|------------------------|-----------------|
| Commercial | T, AT, CT | –40°C to +85°C         | 5V ± 5%         |

#### **Electrical Characteristics** Over the Operating Range

| Parameter        | Description                                 | Test Conditions                                         | Min. | <b>Typ.</b> <sup>[5]</sup> | Max. | Unit |
|------------------|---------------------------------------------|---------------------------------------------------------|------|----------------------------|------|------|
| V <sub>OH</sub>  | Output HIGH Voltage                         | V <sub>CC</sub> =Min., I <sub>OH</sub> =-32 mA          | 2.0  |                            |      | V    |
|                  |                                             | V <sub>CC</sub> =Min., I <sub>OH</sub> =-15 mA          | 2.4  | 3.3                        |      | V    |
| V <sub>OL</sub>  | Output LOW Voltage                          | V <sub>CC</sub> =Min., I <sub>OL</sub> =64 mA           |      | 0.3                        | 0.55 | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                          |                                                         | 2.0  |                            |      | V    |
| V <sub>IL</sub>  | Input LOW Voltage                           |                                                         |      |                            | 0.8  | V    |
| V <sub>H</sub>   | Hysteresis <sup>[6]</sup>                   | All inputs                                              |      | 0.2                        |      | V    |
| V <sub>IK</sub>  | Input Clamp Diode Voltage                   | V <sub>CC</sub> =Min., I <sub>IN</sub> =-18 mA          |      | -0.7                       | -1.2 | V    |
| I <sub>I</sub>   | Input HIGH Current                          | V <sub>CC</sub> =Max., V <sub>IN</sub> =V <sub>CC</sub> |      |                            | 5    | μΑ   |
| I <sub>IH</sub>  | Input HIGH Current <sup>[6]</sup>           | V <sub>CC</sub> =Max., V <sub>IN</sub> =2.7V            |      |                            | ±1   | μΑ   |
| I <sub>IL</sub>  | Input LOW Current <sup>[6]</sup>            | V <sub>CC</sub> =Max., V <sub>IN</sub> =0.5V            |      |                            | ±1   | μΑ   |
| I <sub>OZH</sub> | Off State HIGH-Level<br>Output Current      | V <sub>CC</sub> =Max., V <sub>OUT</sub> =2.7V           |      |                            | 10   | μА   |
| I <sub>OZL</sub> | Off State LOW-Level<br>Output Current       | V <sub>CC</sub> =Max., V <sub>OUT</sub> =0.5V           |      |                            | -10  | μА   |
| I <sub>OS</sub>  | Output Short Circuit Current <sup>[7]</sup> | V <sub>CC</sub> =Max., V <sub>OUT</sub> =0.0V           | -60  | -120                       | -225 | mA   |
| I <sub>OFF</sub> | Power-Off Disable                           | V <sub>CC</sub> =0V, V <sub>OUT</sub> =4.5V             |      |                            | ±1   | μΑ   |

## Capacitance<sup>[6]</sup>

| Parameter        | Description        | Typ. <sup>[5]</sup> | Max. | Unit |
|------------------|--------------------|---------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | 5                   | 10   | pF   |
| C <sub>OUT</sub> | Output Capacitance | 9                   | 12   | pF   |

- Unless otherwise noted, these limits are over the operating free-air temperature range. Unused inputs must always be connected to an appropriate logic voltage level, preferably either  $V_{CC}$  or ground. Typical values are at  $V_{CC}$ =5.0V,  $T_A$ =+25°C ambient. This parameter is specified but not tested.

It has parameter is specified but not tested. Not more than one output should be shorted at a time. Duration of short should not exceed one second. The use of high-speed test apparatus and/or sample and hold techniques are preferable in order to minimize internal chip heating and more accurately reflect operational values. Otherwise prolonged shorting of a high output may raise the chip temperature well above normal and thereby cause invalid readings in other parametric tests. In any sequence of parameter tests, I<sub>OS</sub> tests should be performed last.



## **Power Supply Characteristics**

| Parameter        | Description                                         | Test Conditions                                                                                                                                                                                                                     | Typ. <sup>[5]</sup> | Max.                 | Unit   |
|------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------|--------|
| I <sub>CC</sub>  | Quiescent Power Supply<br>Current                   | $V_{CC}$ =Max., $V_{IN}$ ≤0.2V, $V_{IN}$ ≥ $V_{CC}$ -0.2V                                                                                                                                                                           | 0.1                 | 0.2                  | mA     |
| Δl <sub>CC</sub> | Quiescent Power Supply<br>Current (TTL inputs HIGH) | V <sub>CC</sub> =Max., V <sub>IN</sub> =3.4V, f <sub>1</sub> =0, Outputs Open <sup>[8]</sup>                                                                                                                                        | 0.5                 | 2.0                  | mA     |
| I <sub>CCD</sub> | Dynamic Power Supply<br>Current <sup>[9]</sup>      | V <sub>CC</sub> =Max., One Input Toggling,<br>50% Duty Cycle, Outputs Open,<br>GAB=GND, GBA=GND,<br>V <sub>IN</sub> ≤0.2V or V <sub>IN</sub> ≥V <sub>CC</sub> −0.2V                                                                 | 0.06                | 0.12                 | mA/MHz |
| I <sub>C</sub>   | Total Power Supply Current <sup>[10]</sup>          | $V_{CC}$ =Max., $f_0$ =10 MHz, 50% Duty Cycle,<br>Outputs Open, One Bit Toggling at $f_1$ =5 MHz,<br>GAB=GND, GBA=GND, SAB=CPAB=GND<br>SBA= $V_{CC}$ , $V_{IN}$ ≤0.2V or $V_{IN}$ 2 $V_{CC}$ -0.2V                                  | 0.7                 | 1.4                  | mA     |
|                  |                                                     | V <sub>CC</sub> =Max., f <sub>0</sub> =10 MHz, 50% Duty Cycle,<br>Outputs Open, One Bit Toggling at f <sub>1</sub> =5 MHz,<br>GAB=GND, GBA=GND, SAB=CPAB=GND<br>SBA=V <sub>CC</sub> , V <sub>IN</sub> =3.4V or V <sub>IN</sub> =GND | 1.2                 | 3.4                  | mA     |
|                  |                                                     | $V_{CC}$ =Max., $f_0$ =10 MHz, 50% Duty Cycle,<br>Outputs Open, Eight Bits Toggling at $f_1$ =5 MHz,<br>GAB=GBA=GND, SAB=CPAB=GND<br>SBA= $V_{CC}$ , $V_{IN}$ ≤0.2V or $V_{IN}$ 2 $V_{CC}$ -0.2V                                    | 2.8                 | 5.6 <sup>[11]</sup>  | mA     |
|                  |                                                     | V <sub>CC</sub> =Max., f <sub>0</sub> =10 MHz, 50% Duty Cycle,<br>Outputs Open, Eight Bits Toggling at f <sub>1</sub> =5 MHz,<br>GAB=GBA=GND, SAB=CPAB=GND<br>SBA=V <sub>CC</sub> , V <sub>IN</sub> =3.4V or V <sub>IN</sub> =GND   | 5.1                 | 14.6 <sup>[11]</sup> | mA     |

- Notes:

  8. Per TTL driven input (V<sub>IN</sub>=3.4V); all other inputs at V<sub>CC</sub> or GND.

  9. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.

  10. I<sub>C</sub> = I<sub>QUIESCENT</sub> + I<sub>INPUTS</sub> + I<sub>DYNAMIC</sub>
  I<sub>C</sub> = I<sub>CC</sub>+ΔI<sub>CC</sub>D<sub>H</sub>N<sub>T</sub>+I<sub>CCD</sub>(f<sub>0</sub>/2 + f<sub>1</sub>N<sub>1</sub>)
  I<sub>CC</sub> = Quiescent Current with CMOS input levels

  ΔI<sub>CC</sub> = Power Supply Current for a TTL HIGH input (V<sub>IN</sub>=3.4V)
  D<sub>H</sub> = Duty Cycle for TTL inputs HIGH
  N<sub>T</sub> = Number of TTL inputs at D<sub>H</sub>
  I<sub>CD</sub> = Dynamic Current caused by an input transition pair (HI H or I HI)

- N<sub>T</sub> = Number of TTL inputs at D<sub>H</sub>

  I<sub>CCD</sub> = Dynamic Current caused by an input transition pair (HLH or LHL)

  f<sub>0</sub> = Clock frequency for registered devices, otherwise zero

  f<sub>1</sub> = Input signal frequency

  N<sub>1</sub> = Number of inputs changing at f<sub>1</sub>

  All currents are in milliamps and all frequencies are in megahertz.

  11. Values for these conditions are examples of the I<sub>CC</sub> formula. These limits are specified but not tested.



# Switching Characteristics Over the Operating Range<sup>[12]</sup>

|                                      |                                                   | FCT  | 652T   | FCT652AT |        | FCT65 | 52CT   |      |                             |
|--------------------------------------|---------------------------------------------------|------|--------|----------|--------|-------|--------|------|-----------------------------|
| Parame-                              |                                                   | Comm | ercial | Comm     | ercial | Comm  | ercial |      | Fig.                        |
| ter                                  | Description                                       | Min. | Max.   | Min.     | Max.   | Min.  | Max.   | Unit | Fig.<br>No. <sup>[13]</sup> |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>Bus to Bus                   | 1.5  | 9.0    | 1.5      | 6.3    | 1.5   | 5.4    | ns   | 1, 3                        |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output Enable Time Enable to Bus                  | 1.5  | 14.0   | 1.5      | 9.8    | 1.5   | 7.8    | ns   | 1, 7, 8                     |
| t <sub>PHZ</sub>                     | Output Disable Time Enable to Bus                 | 1.5  | 9.0    | 1.5      | 6.3    | 1.5   | 6.3    | ns   | 1, 7, 8                     |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>Clock to Bus                 | 1.5  | 9.0    | 1.5      | 6.3    | 1.5   | 5.7    | ns   | 1, 5                        |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>SBA or SAB to A or B         | 1.5  | 11.0   | 1.5      | 7.7    | 1.5   | 6.2    | ns   | 1, 5                        |
| t <sub>S</sub>                       | Set-Up Time<br>HIGH or LOW<br>Bus to Clock        | 4.0  |        | 2.0      |        | 2.0   |        | ns   | 4                           |
| t <sub>H</sub>                       | Hold Time<br>HIGH or LOW<br>Bus to Clock          | 2.0  |        | 1.5      |        | 1.5   |        | ns   | 4                           |
| t <sub>W</sub>                       | Clock Pulse Width, <sup>[14]</sup><br>HIGH or LOW | 6.0  |        | 5.0      |        | 5.0   |        | ns   | 5                           |

# Ordering Information

| Speed<br>(ns) | Ordering Code        | Package<br>Name | Package Type                  | Operating<br>Range |
|---------------|----------------------|-----------------|-------------------------------|--------------------|
| 5.4           | CY74FCT652CTQCT      | Q13             | 24-Lead (150-Mil) QSOP        | Commercial         |
|               | CY74FCT652CTSOC/SOCT | S13             | 24-Lead (300-Mil) Molded SOIC |                    |
| 6.3           | CY74FCT652ATQCT      | Q13             | 24-Lead (150-Mil) QSOP        | Commercial         |
|               | CY74FCT652ATSOC/SOCT | S13             | 24-Lead (300-Mil) Molded SOIC |                    |
| 9.0           | CY74FCT652TQCT       | Q13             | 24-Lead (150-Mil) QSOP        | Commercial         |

#### Notes:

Minimum limits are specified but not tested on Propagation Delays.
 See "Parameter Measurement Information" in the General Information section.
 With one data channel toggling, t<sub>W</sub>(L)=t<sub>W</sub>(H)=4.0 ns and t<sub>r</sub>=t<sub>r</sub>=1.0 ns.

Document #: 38-00268-B



## **Package Diagrams**

#### 24-Lead Quarter Size Outline Q13







DIMENSIONS IN INCHES  $\frac{\text{MIN.}}{\text{MAX.}}$  LEAD COPLANARITY 0.004 MAX.

## 24-Lead (300-Mil) Molded SOIC S13



DIMENSIONS IN INCHES MIN. MAX, LEAD COPLANARITY 0.004 MAX.





#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated