#### SN74LVC646 OCTAL BUS TRANSCEIVER AND REGISTER WITH 3-STATE OUTPUTS

SCAS302A - JANUARY 1993 - REVISED JULY 1995

13 B8

| <ul> <li>EPIC<sup>™</sup> (Enhanced-Performance Implanted<br/>CMOS) Submicron Process</li> </ul>                                            | DB, DW, OR PW PACKAGE<br>(TOP VIEW)                   |
|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| <ul> <li>Typical V<sub>OLP</sub> (Output Ground Bounce)</li> <li>&lt; 0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C</li> </ul>      | CLKAB 1 24 V <sub>CC</sub>                            |
| <ul> <li>Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot)</li> <li>2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C</li> </ul> | DIR 3 22 SBA<br>A1 4 21 OE                            |
| <ul> <li>Latch-Up Performance Exceeds 250 mA</li> <li>Per JEDEC Standard JESD-17</li> </ul>                                                 | A2                                                    |
| Package Options Include Plastic     Small-Outline (DW), Shrink Small-Outline     (DR), and Thin Shrink Small Outline                        | A4 [] 7 18 ] B3<br>A5 [] 8 17 ] B4<br>A6 [] 9 16 ] B5 |
| (DB), and Thin Shrink Small-Outline (PW) Packages                                                                                           | A7 10 15 B6<br>A8 11 14 B7                            |

This octal bus transceiver and register is designed for 2.7-V to 3.6-V V<sub>CC</sub> operation.

The SN74LVC646 consists of bus-transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the SN74LVC646.

Output-enable  $(\overline{OE})$  and direction-control (DIR) inputs control the transceiver functions. In the transceiver mode, data present at the high-impedance port can be stored in either register or in both.

The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. DIR determines which bus receives data when  $\overline{OE}$  is low. In the isolation mode ( $\overline{OE}$  high), A data can be stored in one register and B data can be stored in the other register.

When an output function is disabled, the input function is still enabled and can be used to store and transmit data. Only one of the two buses, A or B, may be driven at a time.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

The SN74LVC646 is characterized for operation from -40°C to 85°C.

#### **FUNCTION TABLE**

|    | INPUTS |        |            |     |     |                          | A I/Os                   | OPERATION OR FUNCTION               |
|----|--------|--------|------------|-----|-----|--------------------------|--------------------------|-------------------------------------|
| ŌĒ | DIR    | CLKAB  | CLKBA      | SAB | SBA | A1 – A8                  | B1 – B8                  | OPERATION OR FUNCTION               |
| Х  | Х      | 1      | Х          | Χ   | Х   | Input                    | Unspecified <sup>†</sup> | Store A, B unspecified <sup>†</sup> |
| X  | Χ      | Χ      | $\uparrow$ | Χ   | Χ   | Unspecified <sup>†</sup> | Input                    | Store B, A unspecified <sup>†</sup> |
| Н  | Х      | 1      | <b>↑</b>   | Х   | Х   | Input                    | Input                    | Store A and B data                  |
| Н  | Χ      | H or L | H or L     | Χ   | Χ   | Input disabled           | Input disabled           | Isolation, hold storage             |
| L  | L      | Х      | Х          | Х   | L   | Output                   | Input                    | Real-time B data to A bus           |
| L  | L      | Χ      | H or L     | Χ   | Н   | Output                   | Input                    | Stored B data to A bus              |
| L  | Н      | Х      | Х          | Ĺ   | Х   | Input                    | Output                   | Real-time A data to B bus           |
| L  | Н      | H or L | Χ          | Н   | Χ   | Input                    | Output                   | Stored A data to B bus              |

<sup>†</sup> The data output functions may be enabled or disabled by various signals at the  $\overline{\text{OE}}$  and DIR inputs. Data input functions are always enabled; i.e., data at the bus pins is stored on every low-to-high transition of the clock inputs.



description

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC is a trademark of Texas Instruments Incorporated.



SCAS302A - JANUARY 1993 - REVISED JULY 1995



Figure 1. Bus-Management Functions



SCAS302A - JANUARY 1993 - REVISED JULY 1995

## logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

### logic diagram (positive logic)



### SN74LVC646 OCTAL BUS TRANSCEIVER AND REGISTER WITH 3-STATE OUTPUTS

SCAS302A - JANUARY 1993 - REVISED JULY 1995

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                 | 0.5 V to 4.6 V                             |
|-----------------------------------------------------------------------|--------------------------------------------|
| Input voltage range, V <sub>I</sub> : Except I/O ports (see Note 1) . |                                            |
|                                                                       | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ |
| Output voltage range, VO (see Notes 1 and 2)                          | 0.5 V to V <sub>CC</sub> + 0.5 V           |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ )                           | –50 mA                                     |
| Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ )        | ±50 mA                                     |
| Continuous output current, $I_O (V_O = 0 \text{ to } V_{CC})$         | ±50 mA                                     |
| Continuous current through V <sub>CC</sub> or GND                     | ±100 mA                                    |
| Maximum power dissipation at $T_A = 55^{\circ}C$ (in still air) (see  | e Note 3): DB package 0.65 W               |
|                                                                       | DW package 1.7 W                           |
|                                                                       | PW package 0.7 W                           |
| Storage temperature range, T <sub>stg</sub>                           | 65°C to 150°C                              |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

- 2. This value is limited to 4.6 V maximum.
- 3. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. For more information, refer to the *Package Thermal Considerations* application note in the 1994 *ABT Advanced BiCMOS Technology Data Book*, literature number SCBD002B.

#### recommended operating conditions (see Note 3)

|                 |                                                |                                            | MIN | MAX | UNIT |  |
|-----------------|------------------------------------------------|--------------------------------------------|-----|-----|------|--|
| Vcc             | Supply voltage                                 |                                            | 2.7 | 3.6 | V    |  |
| VIH             | High-level input voltage                       | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2   |     | V    |  |
| V <sub>IL</sub> | Low-level input voltage                        | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ |     | 0.8 | V    |  |
| \/.             | Input voltage                                  | Control inputs                             | 0   | 5.5 | V    |  |
| VI              | input voitage                                  | Data inputs                                | 0   | VCC | V    |  |
| Vo              | Output voltage                                 |                                            | 0   | VCC | V    |  |
| la              | V <sub>CC</sub> = 2.7 V                        |                                            |     | -12 | mA   |  |
| ЮН              | High-level output current                      | V <sub>CC</sub> = 3 V                      |     | -24 | IIIA |  |
| la.             | Low level output ourrent                       | V <sub>CC</sub> = 2.7 V                    |     | 12  | mA   |  |
| lor             | Low-level output current V <sub>CC</sub> = 3 V |                                            |     | 24  | IIIA |  |
| Δt/Δν           | Input transition rise or fall rate             |                                            | 0   | 10  | ns/V |  |
| TA              | Operating free-air temperature                 |                                            | -40 | 85  | °C   |  |

NOTE 4: Unused inputs must be held high or low to prevent them from floating.

### SN74LVC646 OCTAL BUS TRANSCEIVER AND REGISTER WITH 3-STATE OUTPUTS

SCAS302A - JANUARY 1993 - REVISED JULY 1995

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARA            | /IETER          | TEST CONDITIONS                                                              | v <sub>cc</sub> † | MIN TYP‡             | MAX  | UNIT |
|-----------------|-----------------|------------------------------------------------------------------------------|-------------------|----------------------|------|------|
|                 |                 | I <sub>OH</sub> = -100 μA                                                    | MIN to MAX        | V <sub>CC</sub> −0.2 |      |      |
| \/a             |                 | I <sub>OH</sub> = – 12 mA                                                    | 2.7 V             | 2.2                  |      | v    |
| VOH             |                 | 10H = - 12 IIIA                                                              | 3 V               | 2.4                  |      | v    |
|                 |                 | I <sub>OH</sub> = – 24 mA                                                    | 3 V               | 2                    |      |      |
|                 |                 | $I_{OL} = 100 \mu\text{A}$                                                   | MIN to MAX        |                      | 0.2  |      |
| VOL             |                 | $I_{OL} = 12 \text{ mA}$                                                     | 2.7 V             |                      | 0.4  | V    |
|                 |                 | $I_{OL} = 24 \text{ mA}$                                                     | 3 V               |                      | 0.55 |      |
| lį              |                 | $V_I = 5.5 \text{ V or GND}$                                                 | 3.6 V             |                      | ±5   | μΑ   |
| loz§            |                 | $V_O = V_{CC}$ or GND                                                        | 3.6 V             |                      | ±10  | μΑ   |
| Icc             |                 | $V_I = V_{CC}$ or GND, $I_O = 0$                                             | 3.6 V             |                      | 20   | μΑ   |
| ∆lcc            |                 | One input at V <sub>CC</sub> – 0.6 V, Other inputs at V <sub>CC</sub> or GND | 3 V to 3.6 V      |                      | 500  | μΑ   |
| Ci              | Control inputs  | $V_I = V_{CC}$ or GND                                                        | 3.3 V             | 4.6                  |      | pF   |
| C <sub>io</sub> | A or B<br>ports | V <sub>O</sub> = V <sub>CC</sub> or GND                                      | 3.3 V             | 7.2                  |      | pF   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate values under recommended operating conditions.

# timing characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2)

|                 |                              | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | VCC = | UNIT |    |
|-----------------|------------------------------|------------------------------------|-----|-------|------|----|
|                 |                              | MIN                                | MAX | MIN   | MAX  |    |
| t <sub>W</sub>  | Pulse duration               | 5                                  |     | 5     |      | ns |
| t <sub>su</sub> | Setup time, data before CLK↑ | 5                                  |     | 5     |      | ns |
| th              | Hold time, data after CLK↑   | 1                                  |     | 1     |      | ns |

# switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 2)

| PARAMETER        | FROM       | TO (OUTPUT) | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | V <sub>CC</sub> = 2.7 V |     | UNIT |
|------------------|------------|-------------|------------------------------------|-----|-------------------------|-----|------|
|                  | (INPUT)    | (OUTPUT)    | MIN                                | MAX | MIN                     | MAX |      |
| f <sub>max</sub> |            |             | 100                                |     | 80                      |     | MHz  |
|                  | A or B     | B or A      | 1.5                                | 8   |                         | 9.2 |      |
| t <sub>pd</sub>  | CLK        | A or B      | 1.5                                | 9   |                         | 11  | ns   |
| ·                | SBA or SAB | A or B      | 1.5                                | 9   |                         | 11  |      |
| t <sub>en</sub>  | ŌE         | A or B      | 1.5                                | 8.5 |                         | 9.5 | ns   |
| t <sub>dis</sub> | ŌE         | A or B      | 1.5                                | 8.5 |                         | 9.5 | ns   |
| t <sub>en</sub>  | DIR        | A or B      | 1.5                                | 9   |                         | 10  | ns   |
| t <sub>dis</sub> | DIR        | A or B      | 1.5                                | 9   |                         | 10  | ns   |



 $<sup>\</sup>ddagger$  All typical values are measured at VCC = 3.3 V, TA = 25°C.

 $<sup>\</sup>mbox{\$ For I/O ports, the parameter IOZ includes the input leakage current.}$ 

LOW- AND HIGH-LEVEL ENABLING

SCAS302A - JANUARY 1993 - REVISED JULY 1995

### operating characteristics, V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C

|                 | PARAMETER                                     | TEST CONDITIONS  | TYP                                        | UNIT |    |
|-----------------|-----------------------------------------------|------------------|--------------------------------------------|------|----|
| C <sub>pd</sub> | Power dissipation capacitance per transceiver | Outputs enabled  | C 50 pE                                    | 38   | ρF |
|                 |                                               | Outputs disabled | $C_L = 50 \text{ pF},  f = 10 \text{ MHz}$ | 4.2  | pΓ |

#### PARAMETER MEASUREMENT INFORMATION **TEST** S1 500 $\Omega$ Open tpd From Output tpLZ/tpZL 6 V GND **Under Test** tPHZ/tPZH **GND** $C_L = 50 pF$ 500 $\Omega$ (see Note A) 2.7 V LOAD CIRCUIT FOR OUTPUTS 1.5 V **Timing Input** 0 V tw t<sub>su</sub> $t_{\mathsf{h}}$ 2.7 V 2.7 V 1.5 V Input 1.5 V 1.5 V **Data Input** 0 V 0 V **VOLTAGE WAVEFORMS VOLTAGE WAVEFORMS PULSE DURATION** SETUP AND HOLD TIMES 2.7 V 2.7 V Output 1.5 V 1.5 V Input 1.5 V 1.5 V Control 0 V 0 V <sup>t</sup>PZL <sup>t</sup>PHL t<sub>PLZ</sub> Output 3 V ۷он Waveform 1 1.5 V 1.5 V Output 1.5 V S1 at 6 V $v_{OL}$ (see Note B) tPHZ **t**PLH tPHL tPZH → Output ۷он V<sub>OH</sub> – 0.3 V Waveform 2 Output 1.5 V 1.5 V S1 at GND VOL (see Note B) **VOLTAGE WAVEFORMS VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES ENABLE AND DISABLE TIMES**

NOTES: A. C<sub>I</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_Q = 50~\Omega$ ,  $t_\Gamma \leq 2.5$  ns,  $t_f \leq 2.5$  ns.
- D. The outputs are measured one at a time with one transition per measurement.
- E. tpLZ and tpHZ are the same as tdis.

**INVERTING AND NONINVERTING OUTPUTS** 

- F. tpzL and tpzH are the same as ten.
- G. tpLH and tpHL are the same as tpd.

Figure 2. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated