SCBS150K - JULY 1994 - REVISED APRIL 1999

| ● Members of the Texas Instruments<br><i>Widebus</i> ™ Family                                                                                                                           | SN54LVTH16652 WD PACKAGE<br>SN74LVTH16652 DGG OR DL PACKAGE<br>(TOP VIEW)<br>$10EAB \begin{bmatrix} 1 & 56 \\ 1 & 56 \end{bmatrix} 1\overline{0EBA}$ |                |                                       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------------------------------|
| <ul> <li>State-of-the-Art Advanced BiCMOS<br/>Technology (ABT) Design for 3.3-V<br/>Operation and Low Static-Power<br/>Dissipation</li> </ul>                                           | 10EAB [<br>1CLKAB [<br>1SAB [                                                                                                                        | 2 55           | ] 1 <u>0EBA</u><br>] 1CLKBA<br>] 1SBA |
| <ul> <li>Support Mixed-Mode Signal Operation<br/>(5-V Input and Output Voltages With<br/>3.3-V V<sub>CC</sub>)</li> </ul>                                                               | GND [<br>1A1 [<br>1A2 [                                                                                                                              | 4 53<br>5 52   | ] GND<br>] 1B1<br>] 1B2               |
| <ul> <li>Support Unregulated Battery Operation<br/>Down to 2.7 V</li> </ul>                                                                                                             | V <sub>CC</sub> [<br>1A3 [                                                                                                                           | 8 49           | V <sub>CC</sub><br>  1B3              |
| <ul> <li>Typical V<sub>OLP</sub> (Output Ground Bounce)</li> <li>&lt; 0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C</li> </ul>                                                  | 1A4 [<br>1A5 [                                                                                                                                       | 10 47          | ] 1B4<br>] 1B5                        |
| <ul> <li>I<sub>off</sub> and Power-Up 3-State Support Hot<br/>Insertion</li> </ul>                                                                                                      | GND [<br>1A6 [<br>1A7 [                                                                                                                              | 12 45          | GND<br>1B6<br>1B7                     |
| <ul> <li>Bus Hold on Data Inputs Eliminates the<br/>Need for External Pullup/Pulldown<br/>Resistors</li> </ul>                                                                          | 1A8 [<br>2A1 [                                                                                                                                       | 14 43<br>15 42 | ] 1B8<br>] 2B1                        |
| <ul> <li>Distributed V<sub>CC</sub> and GND Pin Configuration<br/>Minimizes High-Speed Switching Noise</li> </ul>                                                                       | 2A2  <br>2A3  <br>GND                                                                                                                                | 17 40          | ] 2B2<br>] 2B3<br>] GND               |
| <ul> <li>Flow-Through Architecture Optimizes PCB<br/>Layout</li> </ul>                                                                                                                  | 2A4 [<br>2A5 [                                                                                                                                       | 19 38          | ] 2B4<br>] 2B5                        |
| <ul> <li>Latch-Up Performance Exceeds 500 mA Per<br/>JESD 17</li> </ul>                                                                                                                 | 2A6 [<br>V <sub>CC</sub> [                                                                                                                           | 22 35          | ] 2B6<br>  V <sub>CC</sub>            |
| <ul> <li>ESD Protection Exceeds 2000 V Per<br/>MIL-STD-883, Method 3015; Exceeds 200 V<br/>Using Machine Model (C = 200 pF, R = 0)</li> </ul>                                           | 2A7 [<br>2A8 [<br>GND [                                                                                                                              | 24 33          | ] 2B7<br>] 2B8<br>] GND               |
| <ul> <li>Package Options Include Plastic Shrink<br/>Small-Outline (DL) and Thin Shrink<br/>Small-Outline (DGG) Packages and 380-mil<br/>Fine-Pitch Ceramic Flat (WD) Package</li> </ul> | 2SAB [<br>2CLKAB [<br>2OEAB [                                                                                                                        | 27 30          | ] 2SBA<br>] 2CLKBA<br>] 2OEBA         |

#### description

The 'LVTH16652 devices are 16-bit bus transceivers designed for low-voltage (3.3-V)  $V_{CC}$  operation, but with the capability to provide a TTL interface to a 5-V system environment. These devices can be used as two 8-bit transceivers or one 16-bit transceiver.

Output-enable (OEAB and OEBA) inputs are provided to control the transceiver functions. Select-control (SAB and SBA) inputs are provided to select whether real-time or stored data is transferred. A low input level selects real-time data, and a high input level selects stored data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the 'LVTH16652 devices.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus is a trademark of Texas Instruments Incorporated

Using 25-mil Center-to-Center Spacings

UNLESS OTHERWISE NOTED this document contains PRODUCTION DATA information current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1999, Texas Instruments Incorporated

SCBS150K - JULY 1994 - REVISED APRIL 1999

#### description (continued)

Data on the A or B bus, or both, can be stored in the internal D flip-flops by low-to-high transitions at the appropriate clock (CLKAB or CLKBA) inputs, regardless of the levels on the select-control or output-enable inputs. When SAB and SBA are in the real-time transfer mode, it also is possible to store data without using the internal D-type flip-flops by simultaneously enabling OEAB and OEBA. In this configuration, each output reinforces its input. When all other data sources to the two sets of bus lines are at high impedance, each set of bus lines remains at its last level configuration.

When V<sub>CC</sub> is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, OE should be tied to V<sub>CC</sub> through a pullup resistor and OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sinking/current-sourcing capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.

The SN54LVTH16652 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74LVTH16652 is characterized for operation from -40°C to 85°C.

| FUNCTION TABLE |      |                              |            |        |                       |                          |                          |                                                   |  |  |  |
|----------------|------|------------------------------|------------|--------|-----------------------|--------------------------|--------------------------|---------------------------------------------------|--|--|--|
|                |      | INPUTS DATA I/O <sup>†</sup> |            | A I/O† | OPERATION OR FUNCTION |                          |                          |                                                   |  |  |  |
| OEAB           | OEBA | CLKAB                        | CLKBA      | SAB    | SBA                   | A1–A8                    | B1–B8                    | OPERATION OR FUNCTION                             |  |  |  |
| L              | Н    | H or L                       | H or L     | Х      | Х                     | Input                    | Input                    | Isolation                                         |  |  |  |
| L              | Н    | $\uparrow$                   | $\uparrow$ | Х      | Х                     | Input                    | Input                    | Store A and B data                                |  |  |  |
| Х              | Н    | $\uparrow$                   | H or L     | Х      | Х                     | Input                    | Unspecified <sup>‡</sup> | Store A, hold B                                   |  |  |  |
| н              | Н    | $\uparrow$                   | $\uparrow$ | Х‡     | Х                     | Input                    | Output                   | Store A in both registers                         |  |  |  |
| L              | Х    | H or L                       | $\uparrow$ | Х      | Х                     | Unspecified <sup>‡</sup> | Input                    | Hold A, store B                                   |  |  |  |
| L              | L    | $\uparrow$                   | $\uparrow$ | Х      | X‡                    | Output                   | Input                    | Store B in both registers                         |  |  |  |
| L              | L    | Х                            | Х          | Х      | L                     | Output                   | Input                    | Real-time B data to A bus                         |  |  |  |
| L              | L    | Х                            | H or L     | Х      | Н                     | Output                   | Input                    | Stored B data to A bus                            |  |  |  |
| Н              | Н    | Х                            | Х          | L      | Х                     | Input                    | Output                   | Real-time A data to B bus                         |  |  |  |
| Н              | Н    | H or L                       | Х          | Н      | Х                     | Input                    | Output                   | Stored A data to B bus                            |  |  |  |
| Н              | L    | H or L                       | H or L     | Н      | Н                     | Output                   | Output                   | Stored A data to B bus and stored B data to A bus |  |  |  |

ELINCTION TABLE

<sup>†</sup> The data-output functions may be enabled or disabled by a variety of level combinations at OEAB or OEBA. Data-input functions always are enabled; i.e., data at the bus terminals is stored on every low-to-high transition of the clock inputs.

‡ Select control = L; clocks can occur simultaneously.

Select control = H; clocks must be staggered to load both registers.



SCBS150K - JULY 1994 - REVISED APRIL 1999



OEABOEBA CLKAB CLKBA SAB SBA L L X X X L

> REAL-TIME TRANSFER BUS B TO BUS A



| OEAB | OEBA | CLKAB      | CLKBA             | SAB | SBA |
|------|------|------------|-------------------|-----|-----|
| Х    | Н    | $\uparrow$ | Х                 | Х   | Х   |
| L    | Х    | Х          | $\uparrow$        | Х   | Х   |
| L    | Н    | $\uparrow$ | $\uparrow$        | Х   | Х   |
|      |      | STORAG     | E FROM<br>A AND B |     |     |



OEABOEBA CLKAB CLKBA SAB SBA H H X X L X

REAL-TIME TRANSFER BUS A TO BUS B



H L HorL HorL H H

TRANSFER STORED DATA TO A AND/OR B





#### SN54LVTH16652, SN74LVTH16652 **3.3-V ABT 16-BIT BUS TRANSCEIVERS AND REGISTERS** WITH 3-STATE OUTPUTS SCBS150K - JULY 1994 - REVISED APRIL 1999

#### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



# SN54LVTH16652, SN74LVTH16652 3.3-V ABT 16-BIT BUS TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS SCBS150K – JULY 1994 – REVISED APRIL 1999

logic diagram (positive logic)



**To Seven Other Channels** 



SCBS150K - JULY 1994 - REVISED APRIL 1999

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub> 0.5<br>Input voltage range, V <sub>I</sub> (see Note 1)0.5             |            |
|--------------------------------------------------------------------------------------------------------------|------------|
| Voltage range applied to any output in the high-impedance<br>or power-off state, V <sub>O</sub> (see Note 1) | 5 V to 7 V |
| Voltage range applied to any output in the high state, $V_O$ (see Note 1)0.5 V to $V_O$                      |            |
| Current into any output in the low state, I <sub>O</sub> : SN54LVTH16652                                     |            |
| SN74LVTH16652                                                                                                | . 128 mA   |
| Current into any output in the high state, I <sub>O</sub> (see Note 2): SN54LVTH16652                        | 48 mA      |
| SN74LVTH16652                                                                                                | 64 mA      |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                                                    | . –50 mA   |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0)                                                   | . –50 mA   |
| Package thermal impedance, θ <sub>JA</sub> (see Note 3): DGG package                                         |            |
| DL package                                                                                                   | . 74°C/W   |
| Storage temperature range, T <sub>stg</sub> –65°C                                                            |            |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

2. This current flows only when the output is in the high state and  $V_O > V_{CC}$ .

3. The package thermal impedance is calculated in accordance with JESD 51.

#### recommended operating conditions (see Note 4)

|                     |                                    | :               |                 |     |     | H16652 | UNIT |
|---------------------|------------------------------------|-----------------|-----------------|-----|-----|--------|------|
|                     |                                    |                 | MIN             | MAX | MIN | MAX    | UNIT |
| VCC                 | Supply voltage                     |                 | 2.7             | 3.6 | 2.7 | 3.6    | V    |
| VIH                 | High-level input voltage           |                 | 2               | N   | 2   |        | V    |
| VIL                 | Low-level input voltage            |                 |                 | 0.8 |     | 0.8    | V    |
| VI                  | Input voltage                      |                 | -               | 5.5 |     | 5.5    | V    |
| ЮН                  | High-level output current          |                 | 7               | -24 |     | -32    | mA   |
| IOL                 | Low-level output current           |                 | 200             | 48  |     | 64     | mA   |
| $\Delta t/\Delta v$ | Input transition rise or fall rate | Outputs enabled | <sup>7</sup> 0/ | 10  |     | 10     | ns/V |
| Δt/ΔV <sub>CC</sub> | Power-up ramp rate                 |                 | 200             |     | 200 |        | μs/V |
| Т <sub>А</sub>      | Operating free-air temperature     |                 | -55             | 125 | -40 | 85     | °C   |

NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice.



SCBS150K - JULY 1994 - REVISED APRIL 1999

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                           |                          | TESTO                                                                                      | SN5                                                     | 4LVTH16            | 6652 | SN74  | UNIT                |      |      |      |  |  |  |
|-------------------------------------|--------------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------|------|-------|---------------------|------|------|------|--|--|--|
| PAI                                 | RAMEIER                  |                                                                                            | ONDITIONS                                               | MIN                | TYP† | MAX   | MIN                 | TYP† | MAX  | UNIT |  |  |  |
| VIK                                 |                          | V <sub>CC</sub> = 2.7 V,                                                                   | lj = -18 mA                                             |                    |      | -1.2  |                     |      | -1.2 | V    |  |  |  |
|                                     |                          | V <sub>CC</sub> = 2.7 V to 3.6 V,                                                          | I <sub>OH</sub> = -100 μA                               | V <sub>CC</sub> -0 | .2   |       | V <sub>CC</sub> -0. | .2   |      |      |  |  |  |
| Maria                               |                          | V <sub>CC</sub> = 2.7 V,                                                                   | I <sub>OH</sub> =8 mA                                   | 2.4                |      |       | 2.4                 |      |      | V    |  |  |  |
| VOH                                 |                          | V <sub>CC</sub> = 3 V                                                                      | I <sub>OH</sub> = -24 mA                                | 2                  |      |       |                     |      |      | v    |  |  |  |
|                                     |                          | vCC = 3 v                                                                                  | I <sub>OH</sub> = -32 mA                                |                    |      |       | 2                   |      |      |      |  |  |  |
|                                     |                          |                                                                                            | I <sub>OL</sub> = 100 μA                                |                    |      | 0.2   |                     |      | 0.2  |      |  |  |  |
|                                     |                          | $V_{CC} = 2.7 V$                                                                           | I <sub>OL</sub> = 24 mA                                 |                    |      | 0.5   |                     |      | 0.5  |      |  |  |  |
| \/                                  |                          |                                                                                            | I <sub>OL</sub> = 16 mA                                 |                    |      | 0.4   |                     |      | 0.4  | V    |  |  |  |
| VOL                                 |                          | N 9.V                                                                                      | IOL = 32 mA                                             |                    |      | 0.5   |                     |      | V    |      |  |  |  |
|                                     |                          | V <sub>CC</sub> = 3 V                                                                      | I <sub>OL</sub> = 48 mA                                 |                    |      | 0.55  |                     |      |      |      |  |  |  |
|                                     |                          |                                                                                            | I <sub>OL</sub> = 64 mA                                 |                    |      |       |                     |      |      |      |  |  |  |
|                                     | Control insute           | V <sub>CC</sub> = 0 or 3.6 V,                                                              | V <sub>I</sub> = 5.5 V                                  |                    |      | \$ 10 |                     |      | 10   | 10   |  |  |  |
| Control inputs                      | V <sub>CC</sub> = 3.6 V, | $V_I = V_{CC}$ or GND                                                                      |                                                         | , N                | ±1   |       |                     | ±1   |      |      |  |  |  |
| lj –                                |                          | V <sub>CC</sub> = 3.6 V                                                                    | V <sub>I</sub> = 5.5 V                                  |                    | Q.   | 20    |                     |      | 20   | μA   |  |  |  |
|                                     | A or B ports‡            |                                                                                            | VI = VCC                                                |                    |      |       |                     |      | 1    |      |  |  |  |
|                                     |                          |                                                                                            | V <sub>I</sub> = 0                                      |                    | 5    | -5    |                     |      | -5   | 1    |  |  |  |
| loff                                | -                        | $V_{CC} = 0,$                                                                              | $V_{I} \text{ or } V_{O} = 0 \text{ to } 4.5 \text{ V}$ | Cor                | )`   |       |                     |      | ±100 | μA   |  |  |  |
|                                     |                          | V                                                                                          | V <sub>I</sub> = 0.8 V                                  | 75                 |      |       | 75                  |      |      |      |  |  |  |
| l <sub>l(hold)</sub>                | A or B ports             | V <sub>CC</sub> = 3 V                                                                      | V <sub>I</sub> = 2 V                                    | -75                |      |       | -75                 |      |      | μA   |  |  |  |
| . ,                                 |                          | V <sub>CC</sub> = 3.6 V§,                                                                  | V <sub>I</sub> = 0 to 3.6 V                             |                    |      |       |                     |      | ±500 |      |  |  |  |
| IOZPU                               |                          | $\frac{V_{CC}}{OE/OE} = 0$ to 1.5 V, V <sub>O</sub> = OE/OE = don't care                   | = 0.5 V to 3 V,                                         |                    |      | ±100* |                     |      | ±100 | μA   |  |  |  |
| IOZPD                               |                          | $\frac{V_{CC}}{OE/OE} = 1.5 \text{ V to 0, V}_{O} = 0$                                     | = 0.5 V to 3 V,                                         |                    |      | ±100* |                     |      | ±100 | μΑ   |  |  |  |
|                                     |                          | V <sub>CC</sub> = 3.6 V,                                                                   | Outputs high                                            |                    |      | 0.19  |                     |      | 0.19 |      |  |  |  |
| ICC                                 |                          | $I_{O} = 0,$                                                                               | Outputs low                                             |                    | 5    |       | 5                   |      |      | mA   |  |  |  |
|                                     |                          | $V_{I} = V_{CC}$ or GND                                                                    | Outputs disabled                                        | 0.19               |      |       | 0.19                |      |      |      |  |  |  |
| ∆I <sub>CC</sub> ¶ V <sub>C</sub> ( |                          | $V_{CC}$ = 3 V to 3.6 V, One input at $V_{CC}$ – 0.6 V,<br>Other inputs at $V_{CC}$ or GND |                                                         |                    |      | 0.2   |                     |      | 0.2  | mA   |  |  |  |
| Ci                                  |                          | VI = 3 V or 0                                                                              |                                                         |                    | 4    |       |                     | 4    |      | pF   |  |  |  |
| Cio                                 |                          | $V_{O} = 3 V \text{ or } 0$                                                                |                                                         |                    | 10   |       |                     | 10   |      | pF   |  |  |  |

\* On products compliant to MIL-PRF-38535, this parameter is not production tested. † All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C. ‡ Unused pins at  $V_{CC}$  or GND

§ This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to another.

This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND.



SCBS150K - JULY 1994 - REVISED APRIL 1999

#### timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2)

|                                                            |                                 |           |                            |     | SN54LVTH16652 |                                  |     |                         | SN74LVTH16652 |      |     |  |
|------------------------------------------------------------|---------------------------------|-----------|----------------------------|-----|---------------|----------------------------------|-----|-------------------------|---------------|------|-----|--|
|                                                            |                                 |           | V <sub>CC</sub> =<br>± 0.3 |     |               | V <sub>CC</sub> = 3.3<br>± 0.3 V |     | V <sub>CC</sub> = 2.7 V |               | UNIT |     |  |
|                                                            |                                 |           | MIN                        | MAX | MIN           | MAX                              | MIN | MAX                     | MIN           | MAX  |     |  |
| fclock                                                     | Clock frequency                 |           |                            | 150 |               | 150                              |     | 150                     |               | 150  | MHz |  |
| tw                                                         | Pulse duration, CLK high or low |           | 3.3                        |     | 3.3           |                                  | 3.3 |                         | 3.3           |      | ns  |  |
| +                                                          | Setup time,                     | Data high | 1.2                        | 5.  | 1.5           |                                  | 1.2 |                         | 1.5           |      | ns  |  |
| tsu A or B before CLKA                                     | A or B before CLKAB↑ or CLKBA↑  | Data low  | 2                          | 3   | 2.8           |                                  | 2   |                         | 2.8           |      | 115 |  |
| t <sub>h</sub> Hold time,<br>A or B after CLKAB↑ or CLKBA↑ |                                 | Data high | 0.5                        | .6. | 0             |                                  | 0.5 |                         | 0             |      | ne  |  |
|                                                            | A or B after CLKAB↑ or CLKBA↑   | Data low  | 0.5                        |     | 0.5           |                                  | 0.5 |                         | 0.5           |      | ns  |  |

### switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 2)

|                  | FROM<br>(INPUT) | -      | 5   | SN54LV | TH16652 |     |                     |      |                           |     |      |     |
|------------------|-----------------|--------|-----|--------|---------|-----|---------------------|------|---------------------------|-----|------|-----|
| PARAMETER        |                 |        |     |        | 2.7 V   | V   | CC = 3.3<br>± 0.3 V | V    | V V <sub>CC</sub> = 2.7 V |     | UNIT |     |
|                  |                 |        | MIN | MAX    | MIN     | MAX | MIN                 | TYP† | MAX                       | MIN | MAX  |     |
| f <sub>max</sub> |                 |        | 150 |        | 150     |     | 150                 |      |                           | 150 |      | MHz |
| <sup>t</sup> PLH | CLK             | B or A | 1.3 | 4.5    |         | 5   | 1.3                 | 2.7  | 4.2                       |     | 4.7  | ns  |
| tPHL             | OLK             | BUIA   | 1.3 | 4.5    |         | 5   | 1.3                 | 2.8  | 4.2                       |     | 4.7  | 115 |
| <sup>t</sup> PLH | A or B          | B or A | 1   | 3.6    |         | 4.1 | 1                   | 2.4  | 3.4                       |     | 3.9  | ns  |
| <sup>t</sup> PHL | AUD             | BUIA   | 1   | 3.6    | EM      | 4.1 | 1                   | 2.1  | 3.4                       |     | 3.9  | 115 |
| <sup>t</sup> PLH | SAB or SBA      | B or A | 1   | 4.7    | EN      | 5.6 | 1                   | 2.7  | 4.5                       |     | 5.4  | ns  |
| <sup>t</sup> PHL | SAD OF SDA      | BUIA   | 1   | 4.7    | 40      | 5.6 | 1                   | 3    | 4.5                       |     | 5.4  | 115 |
| <sup>t</sup> PZH | OEBA            | А      | 1   | 4.5    | 2       | 5.4 | 1                   | 2.4  | 4.3                       |     | 5.2  | ns  |
| tPZL             | OEBA            | ~      | 1   | 4.5    |         | 5.4 | 1                   | 2.3  | 4.3                       |     | 5.2  | 115 |
| <sup>t</sup> PHZ |                 | А      | 2   | 5.8    |         | 6.3 | 2                   | 3.9  | 5.6                       |     | 6.1  | ns  |
| <sup>t</sup> PLZ | OEBA            | ~      | 2   | 5.6    |         | 6.3 | 2                   | 3.4  | 5.4                       |     | 6.1  | 115 |
| <sup>t</sup> PZH | OEAB            | В      | 1.3 | 4.4    |         | 5.1 | 1.3                 | 2.7  | 4.2                       |     | 4.9  | ns  |
| <sup>t</sup> PZL | UEAD            | В      | 1.3 | 4.4    |         | 5.1 | 1.3                 | 2.6  | 4.2                       |     | 4.9  | 115 |
| <sup>t</sup> PHZ | 0540            | В      | 1.6 | 5.8    |         | 6.5 | 1.3                 | 3.5  | 5.5                       |     | 6.2  | ns  |
| <sup>t</sup> PLZ | OEAB            |        | 1.6 | 5.8    |         | 6.5 | 1.3                 | 3.2  | 5.5                       |     | 6.2  | 115 |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> =  $25^{\circ}$ C.

PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice.



SCBS150K - JULY 1994 - REVISED APRIL 1999



#### PARAMETER MEASUREMENT INFORMATION

NOTES: A. CL includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.
   Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
   All input pulsas are supplied by geographic the following the restoration PDP < 10 Min. Zo. 50 Oct < 25 pc. tr < 25 pc.</li>
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.

D. The outputs are measured one at a time with one transition per measurement.

#### Figure 2. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated