## SN74ALVCH16409 <br> 9-BIT, 4-PORT UNIVERSAL BUS EXCHANGER WITH 3-STATE OUTPUTS

SCESO22E - JULY 1995 - REVISED FEBRUARY 1999

- Member of the Texas Instruments Widebus+ ${ }^{\text {TM }}$ Family
- EPIC ${ }^{\text {TM }}$ (Enhanced-Performance Implanted CMOS) Submicron Process
- UBE ${ }^{\text {TM }}$ (Universal Bus Exchanger) Allows Synchronous Data Exchange
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model ( $\mathrm{C}=200 \mathrm{pF}, \mathrm{R}=0$ )
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
- Package Options Include Plastic 300-mil Shrink Small-Outline (DL) and Thin Shrink Small-Outline (DGG) Packages


## description

This 9-bit, 4-port universal bus exchanger is designed for $1.65-\mathrm{V}$ to $3.6-\mathrm{V}_{\mathrm{CC}}$ operation.
The SN74ALVCH16409 allows synchronous data exchange between four different buses. Data flow is controlled by the select (SEL0-SEL4) inputs. A data-flow state is stored on the rising edge of the clock (CLK) input if the select-enable ( $\overline{\text { SELEN }}$ ) input is low. Once a data-flow state has been established, data is stored in the flip-flop on the rising edge of CLK if SELEN is high.
The data-flow control logic is designed to allow glitch-free data transmission.

When preset ( $\overline{\mathrm{PRE}})$ transitions high, the outputs are disabled immediately, without waiting for a clock pulse. To leave the high-impedance state, both $\overline{\text { PRE }}$ and $\overline{\text { SELEN }}$ must be low and a clock pulse must be applied.
To ensure the high-impedance state during power up or power down, $\overline{\mathrm{PRE}}$ should be tied to $\mathrm{V}_{\mathrm{Cc}}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.
The SN74ALVCH16409 is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC, UBE, and Widebus+ are trademarks of Texas Instruments Incorporated.

| DGG OR DL PACKAGE (TOP VIEW) |  |  |  |
| :---: | :---: | :---: | :---: |
| PRE |  | $56$ | CLK |
| SELO | 2 | 55 | SELEN |
| 1A1 | 3 | 54 | 1B1 |
| GND | 4 | 53 | GND |
| 1A2 | 5 | 52 | 1B2 |
| 1 A3 | 6 | 51 | 1B3 |
| $V_{\text {CC }}$ | 7 | 50 | $\mathrm{V}_{\mathrm{C}}$ |
| 1A4 | 8 | 49 | 1B4 |
| 1A5 | 9 | 48 | 1B5 |
| 1A6 | 10 | 47 | 1B6 |
| GND | 11 | 46 | GND |
| 1A7 | 12 | 45 | 1B7 |
| 1A8 | 13 | 44 | 1B8 |
| 1 A 9 | 14 | 43 | $1 \mathrm{B9}$ |
| 2A1 | 15 | 42 | 2B1 |
| 2 A 2 | 16 | 41 | 2B2 |
| 2A3 | 17 | 40 | 2B3 |
| GND | 18 | 39 | GND |
| 2A4 | 19 | 38 | 2B4 |
| 2 A 5 | 20 | 37 | 2B5 |
| 2A6 | 21 | 36 | 2B6 |
| $\mathrm{V}_{\mathrm{CC}}$ | 22 | 35 | $\mathrm{V}_{\mathrm{CC}}$ |
| 2A7 | 23 | 34 | 2B7 |
| 2A8 | 24 | 33 | 2B8 |
| GND | 25 | 32 | GND |
| 2A9 | 26 | 31 | 2B9 |
| SEL1 | 27 | 30 | SEL4 |
| SEL2 | 28 | 29 | SEL3 |

Function Tables

| INPUTS |  | OUTPUT <br> RECEIVE PORT |
| :---: | :---: | :---: |
| CLK | SEND PORT | $\mathrm{B}_{0}{ }^{\dagger}$ |
| X | X | L |
| X | L | H |
| X | H | L |
| $\uparrow$ | L | H |
| $\uparrow$ | H | $\mathrm{B}_{0} \dagger$ |
| H | X | $\mathrm{B}_{0} \dagger$ |

$\dagger$ Output level before the indicated steady-state input conditions were established

DATA-FLOW CONTROL

| INPUTS |  |  |  |  |  |  |  | DATA FLOW |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { PRE }}$ | $\overline{\text { SELEN }}$ | CLK | SELO | SEL1 | SEL2 | SEL3 | SEL4 |  |
| H | X | X | X | X | X | X | X | All outputs disabled |
| L | H | $\uparrow$ | X | X | X | X | X | No change |
| L | L | $\uparrow$ | 0 | 0 | 0 | 0 | 0 | None, all I/Os off |
| L | L | $\uparrow$ | 0 | 0 | 0 | 0 | 1 | Not used |
| L | L | $\uparrow$ | 0 | 0 | 0 | 1 | 0 | Not used |
| L | L | $\uparrow$ | 0 | 0 | 0 | 1 | 1 | Not used |
| L | L | $\uparrow$ | 0 | 0 | 1 | 0 | 0 | Not used |
| L | L | $\uparrow$ | 0 | 0 | 1 | 0 | 1 | Not used |
| L | L | $\uparrow$ | 0 | 0 | 1 | 1 | 0 | Not used |
| L | L | $\uparrow$ | 0 | 0 | 1 | 1 | 1 | Not used |
| L | L | $\uparrow$ | 0 | 1 | 0 | 0 | 0 | 2 A to 1A and 1B to 2B |
| L | L | $\uparrow$ | 0 | 1 | 0 | 0 | 1 | 2 A to 1A |
| L | L | $\uparrow$ | 0 | 1 | 0 | 1 | 0 | 2 B to 1B |
| L | L | $\uparrow$ | 0 | 1 | 0 | 1 | 1 | 2 A to 1 A and 2 B to 1 B |
| L | L | $\uparrow$ | 0 | 1 | 1 | 0 | 0 | 1 A to 2 A and 1B to 2B |
| L | L | $\uparrow$ | 0 | 1 | 1 | 0 | 1 | $1 A$ to $2 A$ |
| L | L | $\uparrow$ | 0 | 1 | 1 | 1 | 0 | 1 B to 2B |
| L | L | $\uparrow$ | 0 | 1 | 1 | 1 | 1 | 1 A to 2 A and 2B to 1 B |
| L | L | $\uparrow$ | 1 | 0 | 0 | 0 | 0 | 1 A to 1B and 2B to 2A |
| L | L | $\uparrow$ | 1 | 0 | 0 | 0 | 1 | 1 A to 1B |
| L | L | $\uparrow$ | 1 | 0 | 0 | 1 | 0 | 2 A to 2B |
| L | L | $\uparrow$ | 1 | 0 | 0 | 1 | 1 | 1 A to 1 B and 2 A to 2 B |
| L | L | $\uparrow$ | 1 | 0 | 1 | 0 | 0 | 1 B to 1 A and 2A to 2B |
| L | L | $\uparrow$ | 1 | 0 | 1 | 0 | 1 | $1 B$ to 1A |
| L | L | $\uparrow$ | 1 | 0 | 1 | 1 | 0 | 2 B to 2A |
| L | L | $\uparrow$ | 1 | 0 | 1 | 1 | 1 | 1 B to 1 A and 2 B to 2 A |
| L | L | $\uparrow$ | 1 | 1 | 0 | 0 | 0 | 2 B to 1A and 2A to 1B |
| L | L | $\uparrow$ | 1 | 1 | 0 | 0 | 1 | $1 B$ to $2 A$ |
| L | L | $\uparrow$ | 1 | 1 | 0 | 1 | 0 | 2 B to 1A |
| L | L | $\uparrow$ | 1 | 1 | 0 | 1 | 1 | 2 B to 1 A and 1 B to 2 A |
| L | L | $\uparrow$ | 1 | 1 | 1 | 0 | 0 | 1 A to 2B and 1B to 2A |
| L | L | $\uparrow$ | 1 | 1 | 1 | 0 | 1 | $1 A$ to $2 B$ |
| L | L | $\uparrow$ | 1 | 1 | 1 | 1 | 0 | 2 A to 1B |
| L | L | $\uparrow$ | 1 | 1 | 1 | 1 | 1 | 1 A to 2 B and 2A to 1 B |

logic diagram (positive logic)

absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$
Supply voltage range, $\mathrm{V}_{\mathrm{CC}}$
-0.5 V to 4.6 V
Input voltage range, $\mathrm{V}_{\mathrm{I}}$ : Except I/O ports (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.5 V to 4.6 V
I/O ports (see Notes 1 and 2) . ................................... 0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$

Input clamp current, $\mathrm{I}_{\mathrm{IK}}\left(\mathrm{V}_{\mathrm{I}}<0\right)$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 mA

Continuous output current, $\mathrm{I}_{\mathrm{O}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 50 \mathrm{~mA}$
Continuous current through each $\mathrm{V}_{\mathrm{CC}}$ or GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 100 \mathrm{~mA}$
Package thermal impedance, $\theta_{J A}$ (see Note 3): DGG package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $81^{\circ} \mathrm{C} / \mathrm{W}$
DL package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $74^{\circ} \mathrm{C} / \mathrm{W}$
Storage temperature range, $\mathrm{T}_{\text {stg }}$
$-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.
2. This value is limited to 4.6 V maximum.
3. The package thermal impedance is calculated in accordance with JESD 51.

SN74ALVCH16409
9-BIT, 4-PORT UNIVERSAL BUS EXCHANGER
WITH 3-STATE OUTPUTS
SCES022E - JULY 1995 - REVISED FEBRUARY 1999
recommended operating conditions (see Note 4)

|  |  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage |  | 1.65 | 3.6 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | $\mathrm{V}_{C C}=1.65 \mathrm{~V}$ to 1.95 V | $0.65 \times \mathrm{V}_{\text {CC }}$ |  | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}$ to 2.7 V | 1.7 |  |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 3.6 V | 2 |  |  |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage | $\mathrm{V}_{C C}=1.65 \mathrm{~V}$ to 1.95 V |  | $0.35 \times \mathrm{V}_{\mathrm{CC}}$ | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}$ to 2.7 V |  | 0.7 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 3.6 V |  | 0.8 |  |
| $\mathrm{V}_{1}$ | Input voltage |  | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{O}}$ | Output voltage |  | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| ${ }^{\mathrm{IOH}}$ | High-level output current | $\mathrm{V}_{C C}=1.65 \mathrm{~V}$ |  | -4 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}$ |  | -12 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ |  | -12 |  |
|  |  | $\mathrm{V}_{C C}=3 \mathrm{~V}$ |  | -24 |  |
| IOL | Low-level output current | $\mathrm{V}_{C C}=1.65 \mathrm{~V}$ |  | 4 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}$ |  | 12 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ |  | 12 |  |
|  |  | $\mathrm{V}_{C C}=3 \mathrm{~V}$ |  | 24 |  |
| $\Delta t / \Delta v$ | Input transition rise or fall rate |  |  | 10 | ns/V |
| TA | Operating free-air temperature |  | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |

NOTE 4: All unused control inputs of the device must be held at $\mathrm{V}_{\mathrm{CC}}$ or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
$\ddagger$ This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to another.
§ For I/O ports, the parameter loz includes the input leakage current.

## SN74ALVCH16409

## 9-BIT, 4-PORT UNIVERSAL BUS EXCHANGER

## WITH 3-STATE OUTPUTS

SCES022E - JULY 1995 - REVISED FEBRUARY 1999
timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 through 3)

$\dagger$ This information was not available at the time of publication.
switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 through 3)

| PARAMETER | FROM | то | $\mathrm{V}_{\mathrm{CC}}=1.8 \mathrm{~V}$ | $\begin{array}{r} \mathrm{V}_{\mathrm{CC}} \\ \pm 0 \end{array}$ | $\begin{aligned} & .5 \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{CC}}$ | $\begin{aligned} & 3.3 \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN TYP | MIN | MAX | MIN MAX | MIN | MAX |  |
| $f_{\text {max }}$ |  |  | $\dagger$ | 120 |  | 120 | 120 |  | MHz |
| tpd | CLK | A or B | $\dagger$ | 1.5 | 6 | 5.7 | 1.5 | 5.1 | ns |
| ten | CLK | A or B | $\dagger$ | 2.4 | 6.9 | 6.3 | 2 | 5.7 | ns |
| ${ }^{\text {d }}$ dis | CLK | A or B | $\dagger$ | 2.3 | 7.1 | 6 | 2 | 5.7 | ns |
|  | $\overline{\text { PRE }}$ |  | $\dagger$ | 2.8 | 7.5 | 6.5 | 2.5 | 6.1 |  |

$\dagger$ This information was not available at the time of publication.
operating characteristics, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER |  |  | TEST CONDITIONS | $\mathrm{V}_{\mathrm{CC}}=1.8 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP | TYP | TYP |  |
| $\mathrm{C}_{\mathrm{pd}}$ | Power dissipation capacitance per exchanger | All outputs enabled |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \quad \mathrm{f}=10 \mathrm{MHz}$ | $\dagger$ | 60 | 60 | pF |
|  |  | All outputs disabled | $\dagger$ |  | 60 | 60 |  |  |

$\dagger$ This information was not available at the time of publication.
timing diagram


## SN74ALVCH16409

## 9-BIT, 4-PORT UNIVERSAL BUS EXCHANGER

## WITH 3-STATE OUTPUTS

SCES022E - JULY 1995 - REVISED FEBRUARY 1999

## PARAMETER MEASUREMENT INFORMATION <br> $\mathrm{V}_{\mathrm{CC}}=1.8 \mathrm{~V}$



| TEST | S1 |
| :---: | :---: |
| $\mathbf{t}_{\text {pd }}$ | Open |
| tPLZ/tPZL | $2 \times$ V $_{\text {CC }}$ |
| tPHZ/tPZH | GND |



NOTES: A. $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
C. All input pulses are supplied by generators having the following characteristics: PRR $\leq 10 \mathrm{MHz}, \mathrm{Z}_{\mathrm{O}}=50 \Omega, \mathrm{t}_{\mathrm{r}} \leq 2 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 2 \mathrm{~ns}$.
D. The outputs are measured one at a time with one transition per measurement
E. $t_{P L Z}$ and $t_{P H Z}$ are the same as $t_{\text {dis. }}$.
F. tpZL and tpZH are the same as ten.
G. tPLH and tPHL are the same as tpd.

Figure 1. Load Circuit and Voltage Waveforms

## SN74ALVCH16409

## PARAMETER MEASUREMENT INFORMATION

$$
\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V} \pm 0.2 \mathrm{~V}
$$



| TEST | S1 |
| :---: | :---: |
| $\mathbf{t}_{\text {pd }}$ | Open |
| $\mathbf{t}_{\text {PLZ }} / \mathbf{t}_{\text {PZL }}$ | $2 \times \mathrm{V}_{\text {CC }}$ |
| $\mathbf{t}_{\text {PHZ }} / \mathbf{t}_{\text {PZH }}$ | GND |



VOLTAGE WAVEFORMS SETUP AND HOLD TIMES


VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES


VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES
A. $C_{L}$ includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
C. All input pulses are supplied by generators having the following characteristics: $\mathrm{PRR} \leq 10 \mathrm{MHz}, \mathrm{Z}_{\mathrm{O}}=50 \Omega, \mathrm{t}_{\mathrm{r}} \leq 2 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 2 \mathrm{~ns}$.
D. The outputs are measured one at a time with one transition per measurement.
E. $t_{P L Z}$ and $\mathrm{t}_{\mathrm{PH}} \mathrm{Z}$ are the same as $\mathrm{t}_{\text {dis }}$.
F. tpZL and tPZH are the same as ten.
G. tPLH and tPHL are the same as $\mathrm{t}_{\mathrm{pd}}$.

Figure 2. Load Circuit and Voltage Waveforms

## 9-BIT, 4-PORT UNIVERSAL BUS EXCHANGER

## WITH 3-STATE OUTPUTS

SCES022E - JULY 1995 - REVISED FEBRUARY 1999

## PARAMETER MEASUREMENT INFORMATION <br> $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ AND $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$



| TEST | S1 |
| :---: | :---: |
| $\mathbf{t}_{\text {pd }}$ | Open |
| $\mathbf{t}_{\text {PLZ }} / \mathbf{t}_{\text {PZL }}$ | 6 V |
| $\mathbf{t}_{\text {PHZ }} / \mathbf{t}_{\text {PZH }}$ | GND |



NOTES: A. $C_{L}$ includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
C. All input pulses are supplied by generators having the following characteristics: $\mathrm{PRR} \leq 10 \mathrm{MHz}, \mathrm{Z}_{\mathrm{O}}=50 \Omega, \mathrm{t}_{\mathrm{r}} \leq 2.5 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 2.5 \mathrm{~ns}$.
D. The outputs are measured one at a time with one transition per measurement.
E. tpLZ and tpHZ are the same as $t_{\text {dis. }}$.
F. $\quad$ tPZL and tPZH are the same as ten.
G. tpLH and tpHL are the same as tpd.

Figure 3. Load Circuit and Voltage Waveforms

## IMPORTANT NOTICE

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TIPRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Tl's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

