## CY74FCT163501 <br> CY74FCT163H501

SCCS047 - January 1998 - Revised March 2000

## Features

- Low power, pin-compatible replacement for LCX and LPT families
- 5V tolerant inputs and outputs
- 24 mA balanced drive outputs
- Power-off disable outputs permits live insertion
- Edge-rate control circuitry for reduced noise
- FCT-C speed at 4.6 ns
- Latch-up performance exceeds JEDEC standard no. 17
- ESD > 2000V per MIL-STD-883D, Method 3015
- Typical output skew < 250ps
- Industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
- TSSOP (19.6-mil pitch) or SSOP (25-mil pitch)
- Typical $\mathrm{V}_{\text {olp }}$ (ground bounce) performance exceeds Mil Std 883D
- $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 3.6 V

CY74FCT163501 Features:

- Balanced output drivers: $\mathbf{2 4} \mathbf{~ m A}$
- Reduced system switching noise
- Typical $\mathrm{V}_{\mathrm{OLP}}$ (ground bounce) $<0.6 \mathrm{~V}$ at $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$


## CY74FCT163H501 Features:

- Bus hold retains the last active state
- Devices with bus hold are not recommended for translating rail-to-rail CMOS signals to 3.3 V logic levels


## 18-Bit Registered Transceivers

- Eliminates the need for external pull-up or pull-down resistors


## Functional Description

These 18 -bit universal bus transceivers can be operated in transparent, latched or clock modes by combining D-type latches and D-type flip-flops. Data flow in each direction is controlled by output enable (OEAB and OEBA), latch enable (LEAB and LEBA), and clock inputs (CLKAB and CLKBA). For A-to-B data flow, the device operates in transparent mode when LEAB is HIGH. When LEAB is LOW, the A data is latched if CLKAB is held at a HIGH or LOW logic level. If LEAB is LOW, the A bus data is stored in the latch/flip-flop on the LOW-to-HIGH transition of CLKAB. OEAB performs the output enable function on the $B$ port. Data flow from $B-t o-A$ is similar to that of A-to-B and is controlled by OEBA, LEBA, and CLKBA. The output buffers are designed with a power-off disable feature to allow live insertion of boards.
THE CY74FCT163501 has 24-mA balanced output drivers with current limiting resistors in the outputs. This reduces the need for external terminating resistors, as well as provides for minimal undershoot and reduced ground bounce. The CY74FCT163501 is ideal for driving transmission lines.
The CY74FCT163H501 is a $24-\mathrm{mA}$ balanced output part, that has "bus hold" on the data inputs. The device retains the input's last state whenever the input goes to high impedance. This eliminates the need for pull-up/down resistors and prevents floating inputs.

Functional Block Diagram; CY74FCT163501, CY74FCT163H501



## Pin Description

| Name | Description |
| :--- | :--- |
| OEAB | A-to-B Output Enable Input |
| $\overline{\text { OEBA }}$ | B-to-A Output Enable Input (Active LOW) |
| LEAB | A-to-B Latch Enable Input |
| LEBA | B-to-A Latch Enable Input |
| CLKAB | A-to-B Clock Input |
| CLKBA | B-to-A Clock Input |
| A | A-to-B Data Inputs or B-to-A Three-State <br> Outputs ${ }^{[1]}$ |
| B | B-to-A Data Inputs or A-to-B Three-State <br> Outputs ${ }^{[1]}$ |

## Function Table ${ }^{[2,3]}$

| Inputs |  |  |  | Outputs |
| :---: | :---: | :---: | :---: | :---: |
| OEAB | LEAB | CLKAB | A | B |
| L | X | X | X | Z |
| H | H | X | L | L |
| H | H | X | H | H |
| H | L | $\lrcorner$ | L | L |
| H | L | $\ulcorner$ | H | H |
| H | L | L | X | $\mathrm{B}^{[4]}$ |
| H | L | H | X | $\mathrm{B}^{[5]}$ |

## Maximum Ratings ${ }^{[6,7]}$

(Above which the useful life may be impaired. For user guidelines, not tested.)
Storage Temperature .................................. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Ambient Temperature with
Power Applied ............................................... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
DC Input Voltage ............................................. -0.5 V to +7.0 V
DC Output Voltage .......................................... -0.5 V to +7.0 V
DC Output Current
(Maximum Sink Current/Pin) .........................-60 to +120 mA
Power Dissipation
1.0W

Static Discharge Voltage...........................................>2001V
(per MIL-STD-883, Method 3015)

## Operating Range

| Ambient <br> Range <br> Temperature | $\mathbf{V}_{\text {CC }}$ |  |
| :--- | :---: | :---: |
| Industrial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 2.7 V to 3.6 V |

1. On the 74FCT163H501 these pins have bus hold.
2. A-to-B data flow is shown. B-to-A data flow is similar but uses $\overline{O E B A}$, LEBA, and CLKBA
3. $\mathrm{H}=\mathrm{HIGH}$ Voltage Level

L = LOW Voltage Level
X = Don't Care
Z = High-impedance
$\zeta=$ LOW-to-HIGH Transition
4. Output level before the indicated steady-state input conditions were established
5. Output level before the indicated steady-state input conditions were established, provided that CLKAB was HIGH before LEAB went LOW

6 . Operation beyond the limits set forth may impair the useful life of the device. Unless otherwise noted, these limits are over the operating free-air temperature range.
7. Unused inputs must always be connected to an appropriate logic voltage level, preferably either $\mathrm{V}_{\mathrm{CC}}$ or ground

Electrical Characteristics for Non Bus Hold Devices Over the Operating Range $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 3.6 V

| Parameter | Description | Test Conditions |  | Min. | Typ. ${ }^{[8]}$ | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | All Inputs |  | 2.0 |  | 5.5 | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Input LOW Voltage |  |  |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input Hysteresis ${ }^{[9]}$ |  |  |  | 100 |  | mV |
| $\mathrm{V}_{\mathrm{IK}}$ | Input Clamp Diode Voltage | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{I}_{\text {IN }}=-18$ |  |  | -0.7 | -1.2 | V |
| $\mathrm{I}_{\mathrm{IH}}$ | Input HIGH Current | $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{V}_{1}=5.5$ |  |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| ILL | Input LOW Current | $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{V}_{\mathrm{I}}=\mathrm{GN}$ |  |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\text {OzH }}$ | High Impedance Output Current (Three-State Output pins) | $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{V}_{\text {OUT }}=$ | 5.5V |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| lozl | High Impedance Output Current (Three-State Output pins) | $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{V}_{\text {OUT }}=$ | GND |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| los | Short Circuit Current ${ }^{[10]}$ | $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{V}_{\text {OUT }}=$ | GND | -60 | -135 | -240 | mA |
| IOFF | Power-Off Disable | $\mathrm{V}_{\text {CC }}=0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }} \leq 4.5$ |  |  |  | $\pm 100$ | $\mu \mathrm{A}$ |
| ${ }^{\text {cc }}$ | Quiescent Power Supply Current | $\begin{aligned} & \mathrm{V}_{\text {IN }} \leq 0.2 \mathrm{~V}, \\ & \mathrm{~V}_{\text {IN }} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{CC}}=$ Max. |  | 0.1 | 10 | $\mu \mathrm{A}$ |
| $\Delta^{\text {I CC }}$ | Quiescent Power Supply Current (TTL inputs HIGH) | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}-0.6 \mathrm{~V}^{[11]}$ | $\mathrm{V}_{\mathrm{CC}}=$ Max. |  | 2.0 | 30 | $\mu \mathrm{A}$ |

Notes:
8. Typical values are at $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ ambient.
9. This parameter is specified but not tested.
10. Not more than one output should be shorted at a time. Duration of short should not exceed one second. The use of high-speed test apparatus and/or sample and hold techniques are preferable in order to minimize internal chip heating and more accurately reflect operational values. Otherwise prolonged shorting of a high output may raise the chip temperature well above normal and thereby cause invalid readings in other parametric tests. In any sequence of parameter tests, los tests should be performed last.
11. Per TTL driven input $\left(\mathrm{V}_{1 \mathrm{~N}}=3.4 \mathrm{~V}\right)$; all other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND

Electrical Characteristics For Bus Hold Devices Over the Operating Range $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 3.6 V

| Parameter | Description | Test Conditions |  | Min. | Typ. ${ }^{[8]}$ | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | All Inputs |  | 2.0 |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  |  |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input Hysteresis ${ }^{[9]}$ |  |  |  | 100 |  | mV |
| $\mathrm{V}_{\text {IK }}$ | Input Clamp Diode Voltage | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{l}_{\text {IN }}=-18 \mathrm{~mA}$ |  |  | -0.7 | -1.2 | V |
| $\mathrm{IIH}^{\text {I }}$ | Input HIGH Current | $\mathrm{V}_{\mathrm{CC}}=$ Max., $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}}$ |  |  |  | $\pm 100$ | $\mu \mathrm{A}$ |
| ILI | Input LOW Current | $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{V}_{1}=\mathrm{GND}$ |  |  |  | $\pm 100$ | $\mu \mathrm{A}$ |
| $\begin{array}{\|l\|l\|} \hline \mathrm{IBBH} \\ \mathrm{I}_{\mathrm{BBL}} \end{array}$ | Bus Hold Sustain Current on Bus Hold Input ${ }^{[12]}$ | $\mathrm{V}_{\mathrm{CC}}=$ Min. | $\mathrm{V}_{1}=2.0 \mathrm{~V}$ | -50 |  |  | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{1}=0.8 \mathrm{~V}$ | +50 |  |  | $\mu \mathrm{A}$ |
| $\begin{aligned} & \text { IBHHO } \\ & \text { IBHLO }^{2} \end{aligned}$ | Bus Hold Overdrive Current on Bus Hold Input ${ }^{[12]}$ | $\mathrm{V}_{\mathrm{CC}}=$ Max., $\mathrm{V}_{\mathrm{l}}=1.5 \mathrm{~V}$ |  |  |  | $\pm 500$ | $\mu \mathrm{A}$ |
| ${ }^{\text {l }}$ OH | High Impedance Output Current (Three-State Output pins) | $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ |  |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| lozL | High Impedance Output Current (Three-State Output pins) | $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{V}_{\text {OUT }}=\mathrm{GND}$ |  |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| los | Short Circuit Current ${ }^{[10]}$ | $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{V}_{\text {OUT }}=$ GND |  | -60 | -135 | -240 | mA |
| IofF | Power-Off Disable | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }} \leq 4.5 \mathrm{~V}$ |  |  |  | $\pm 100$ | $\mu \mathrm{A}$ |
| ${ }^{\text {ICC }}$ | Quiescent Power Supply Current | $\begin{aligned} & \mathrm{V}_{\operatorname{IN}} \leq 0.2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{CC}}=$ Max. |  |  | +40 | $\mu \mathrm{A}$ |
| ${ }^{\text {IICC }}$ | Quiescent Power supply Current (TTL inputs HIGH) | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}-0.6 \mathrm{~V}^{[11]}$ | $\mathrm{V}_{\mathrm{CC}}=$ Max. |  |  | +350 | $\mu \mathrm{A}$ |

Electrical Characteristics For Balanced Drive Devices Over the Operating Range $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 3.6 V

| Parameter | Description | Test Conditions | Min. | Typ. ${ }^{[8]}$ | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| lodl | Output LOW Dynamic Current ${ }^{[10]}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \\ & \text { or } \mathrm{V}_{\mathrm{IL}}, \mathrm{~V}_{\mathrm{OUT}}=1.5 \mathrm{~V} \end{aligned}$ | 45 |  | 180 | mA |
| IODH | Output HIGH Dynamic Current ${ }^{[10]}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \\ & \text { or } \mathrm{V}_{\mathrm{IL}}, \mathrm{~V}_{\mathrm{OUT}}=1.5 \mathrm{~V} \end{aligned}$ | -45 |  | -180 | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{I}_{\mathrm{OH}}=-0.1 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{CC}}-0.2$ |  |  | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-8 \mathrm{~mA}$ | $2.4{ }^{[13]}$ | 3.0 |  | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-24 \mathrm{~mA}$ | 2.0 | 3.0 |  | V |
| $\mathrm{V}_{\text {OL }}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{I}_{\mathrm{OL}}=0.1 \mathrm{~mA}$ |  |  | 0.2 | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{l}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  | 0.3 | 0.55 |  |

Capacitance ${ }^{[9]}\left(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| Parameter | Description | Test Conditions | Typ. ${ }^{[8]}$ | Max. | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ | 4.5 | 6.0 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 5.5 | 8.0 | pF |

## Notes:

12. Pins with bus hold are described in Pin Description
13. $\mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{CC}}-0.6 \mathrm{~V}$ at rated current.

Power Supply Characteristics

| Sym. | Parameter | Test Conditions ${ }^{[14]}$ |  | Min. | Typ. ${ }^{[8]}$ | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {CCD }}$ | Dynamic Power Supply Current ${ }^{[15]}$ | $\mathrm{V}_{\mathrm{CC}}=$ Max., Outputs Open $O E A B=\overline{O E B A}=V_{C C}$ or GND One Input Toggling, 50\% Duty Cycle | $\begin{aligned} & V_{{ }_{I N}}=V_{C C} \text { or } \\ & V_{I N}=G N D \end{aligned}$ | - | 75 | 120 | $\begin{aligned} & \mu \mathrm{A} / \\ & \mathrm{MHz} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{C}}$ | Total Power Supply Current ${ }^{[16]}$ | $\mathrm{V}_{\mathrm{CC}}=$ Max., Outputs Open $\mathrm{f}_{0}=10 \mathrm{MHz}$ (CLKAB) 50\% Duty Cycle $O E A B=O E B A=V_{C C}$ LEAB = GND, One Bit Toggling $\mathrm{f}_{1}=5 \mathrm{MHz}, 50 \%$ Duty Cycle | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}} \text { or } \\ & \mathrm{V}_{\mathrm{IN}}=\mathrm{GND} \end{aligned}$ | - | 0.8 | 1.7 | mA |
|  |  |  | $\begin{aligned} & V_{\text {IN }}=3.4 \mathrm{~V} \text { or } \\ & \mathrm{V}_{\text {IN }}=G N D \end{aligned}$ | - | 1.3 | 3.2 |  |
|  |  | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{CC}}=\text { Max., Outputs Open } \\ & \mathrm{f}_{0}=10 \mathrm{MHz} \text { (CLKAB) } \\ & 50 \% \text { Duty Cycle } \\ & \mathrm{OEAB}=\mathrm{OEBA}=\mathrm{V}_{\mathrm{CC}} \\ & \text { LEAB=GND } \\ & \text { Eighteen Bits Toggling } \\ & \mathrm{f}_{1}=2.5 \mathrm{MHz}, 50 \% \text { Duty Cycle } \\ & \hline \end{aligned}$ | $\begin{aligned} & V_{\mathrm{IN}_{\mathrm{N}}}=\mathrm{V}_{\mathrm{CC}} \text { or } \\ & \mathrm{V}_{\mathrm{IN}}=\mathrm{GND} \end{aligned}$ | - | 3.8 | $6.5{ }^{[17]}$ |  |
|  |  |  | $\begin{aligned} & V_{\text {IN }}=3.4 \mathrm{~V} \text { or } \\ & \mathrm{V}_{\text {IN }}=G N D \end{aligned}$ | - | 8.5 | $20.8{ }^{[17]}$ |  |

Notes:
14. For conditions shown as Max. or Min., use appropriate value specified under Electrical Characteristics for the applicable device type.
15. This parameter is not directly testable, but is derived for use in Total Power Supply Current.
16. $I_{C}=I_{\text {QUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$\mathrm{I}_{\mathrm{C}}=\mathrm{I}_{\mathrm{CC}}+\Delta \mathrm{I}_{\mathrm{CC}} \mathrm{D}_{\mathrm{H}} \mathrm{N}_{\mathrm{T}+\mathrm{I}_{\mathrm{CCD}}\left(\mathrm{f}_{0} / 2+\mathrm{f}_{1} \mathrm{~N}_{1}\right)}$
$I_{C C}=$ Quiescent Current with CMOS input levels
$\mathrm{Sl}_{\mathrm{CC}}=$ Power Supply Current for a TTL HIGH input $\left(\mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL inputs HIGH
$\mathrm{N}_{\mathrm{T}}=$ Number of TTL inputs at $\mathrm{D}_{\mathrm{H}}$
${ }_{C C D}=$ Dynamic Current caused by an input transition pair (HLH or LHL)
$\mathrm{f}_{0}=$ Clock frequency for registered devices, otherwise zero
$\mathrm{f}_{1}=$ Input signal frequency
$\mathrm{N}_{1}=$ Number of inputs changing at $\mathrm{f}_{1}$
All currents are in milliamps and all frequencies are in megahertz.
17. Values for these conditions are examples of the I ICC formula. These limits are specified but not tested.

Switching Characteristics Over the Operating Range $\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}$ to $3.6 \mathrm{~V}^{[18]}$

| Parameter | Description |  | CY74FCT163501C CY74FCT163H501C |  | Unit | Fig.No. ${ }^{[19]}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. |  |  |
| $\mathrm{f}_{\text {MAX }}$ | CLKAB or CLKBA frequency ${ }^{[9]}$ |  | - | 150 | MHz | - |
| $t_{\text {PLH }}$ $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay A to B or B to A |  | 1.5 | 4.6 | ns | 1,3 |
| $\begin{array}{\|l\|l\|} \hline \mathrm{t}_{\mathrm{PLH}} \\ \mathrm{t}_{\mathrm{PHL}} \end{array}$ | Propagation Delay LEBA to A, LEAB to B |  | 1.5 | 5.3 | ns | 1,5 |
| ${ }_{\text {tpLH }}$ $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay CLKBA to A, CLKAB to B |  | 1.5 | 5.3 | ns | 1,5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{tZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable Time OEBA to A, OEAB to B |  | 1.5 | 5.6 | ns | 1,7,8 |
| $\begin{aligned} & \text { tphz } \\ & \text { tpLZ } \end{aligned}$ | Output Disable Time OEBA to A, OEAB to B |  | 1.5 | 5.2 | ns | 1,7,8 |
| $\mathrm{t}_{\text {SU }}$ | Set-Up Time, HIGH or LOW A to CLKAB, B to CLKBA |  | 3.0 | - | ns | 4 |
| $\mathrm{t}_{\mathrm{H}}$ | Hold Time HIGH or LOW A to CLKAB, B to CLKBA |  | 0 | - | ns | 4 |
| ${ }_{\text {t }}^{\text {Su }}$ | Set-Up Time, HIGH or LOW A to LEAB, B to LEBA | Clock LOW | 3.0 | - | ns | 4 |
|  |  | Clock HIGH | 1.5 | - | ns | 4 |
| $\mathrm{t}_{\mathrm{H}}$ | Hold Time, HIGH or LOW, A to LEAB, B to LEBA |  | 1.5 | - | ns | 4 |
| ${ }^{\text {tw }}$ | LEAB or LEBA Pulse Width HIGH ${ }^{[9]}$ |  | 3.0 | - | ns | 5 |
| $\mathrm{t}_{\mathrm{w}}$ w | CLKAB or CLKBA Pulse Width HIGH or LOW ${ }^{[9]}$ |  | 3.0 | - | ns | 5 |
| $\mathrm{t}_{\text {SK(O) }}$ | Output Skew ${ }^{[20]}$ |  | - | 0.5 | ns | - |

Notes:
18. Minimum limits are specified, but not tested, on propagation delays
19. See "Parameter Measurement Information" in the General Information section.
20. Skew between any two outputs of the same package switching in the same direction. This parameter ensured by design.

## Ordering Information CY74FCT163501T

| Speed <br> (ns) | Ordering Code | Package <br> Name | Package Type | Operating <br> Range |
| :---: | :--- | :---: | :--- | :---: |
| 4.6 | CY74FCT163501CPACT | Z56 | 56 -Lead (240-Mil) TSSOP | Industrial |
|  | CY74FCT163501CPVC/PVCT | O56 | 56 -Lead (300-Mil) SSOP |  |

Ordering Information CY74FCT163H501T

| Speed <br> (ns) | Ordering Code | Package <br> Name | Operating <br> Range |  |
| :---: | :--- | :---: | :--- | :---: |
| 4.6 | 74FCT163H501CPACT | Z56 | 56 -Lead (240-Mil) TSSOP | Industrial |
|  | CY74FCT163H501CPVC | O56 | 56 -Lead (300-Mil) SSOP |  |
|  | 74FCT163H501CPVCT | O56 | 56 -Lead (300-Mil) SSOP |  |

## Package Diagrams

56-Lead Shrunk Small Outline Package 056



Package Diagrams (continued)

56-Lead Thin Shrunk Small Outline Package Z56


## IMPORTANT NOTICE

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TIPRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute Tl's approval, warranty or endorsement thereof.

