- State-of-the-Art BiCMOS Design Significantly Reduces I<sub>CCZ</sub>
- 3-State Outputs Drive Bus Lines or Buffer-Memory Address Registers
- ESD Protection Exceeds 2000 V Per MIL-STD-883 Method 3015
- High-Impedance State During Power Up and Power Down
- Package Options Include Plastic Small-Outline (D) and Standard Plastic 300-mil DIPs (N)

#### (TOP VIEW) 14 🛮 V<sub>CC</sub> 10E [] 1A 🛛 13 40E 2 1Y [] 3 12 **∏** 4A 20E [ 0 4Y 11 10 30E 2A 🛮 5 2Y [] 6 9 🛮 3A GND [ 8 3Y

D OR N PACKAGE

#### description

The SN64BCT126A bus buffer features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is low.

The SN64BCT126A is characterized for operation from – 40°C to 85°C and 0°C to 70°C.

# FUNCTION TABLE (each buffer)

| INPUTS |   | OUTPUT |
|--------|---|--------|
| OE     | Α | Y      |
| Н      | Н | Н      |
| Н      | L | L      |
| L      | Χ | Z      |

#### logic symbol†

## logic diagram (positive logic)



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

TEXAS INSTRUMENTS

1

### SN64BCT126A QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS

SCBS051C - AUGUST 1990 - REVISED JULY 1998

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                                  | . $-0.5 \text{ V}$ to 7 V |
|----------------------------------------------------------------------------------------|---------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                                       | . $-0.5 \text{ V}$ to 7 V |
| Voltage range applied to any output in the disabled or power-off state, V <sub>O</sub> | -0.5 V to $5.5$ V         |
| Voltage range applied to any output in the high state, V <sub>O</sub>                  | -0.5 V to V <sub>CC</sub> |
| Current into any output in the low state, I <sub>O</sub>                               | 128 mA                    |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2): D package                     | 127°C/W                   |
| N package                                                                              | 78°C/W                    |
| Storage temperature range, T <sub>stg</sub>                                            | –65°C to 150°C            |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. The input negative voltage rating may be exceeded if the input clamp current rating is observed.
  - 2. The package thermal impedance is calculated in acordane with JESD 51, except for through-hole packages, which use a trace length of zero.

#### recommended operating conditions (see Note 3)

|     |                                | MIN | NOM | MAX | UNIT |
|-----|--------------------------------|-----|-----|-----|------|
| VCC | Supply voltage                 | 4.5 | 5   | 5.5 | V    |
| VIH | High-level input voltage       | 2   |     |     | V    |
| VIL | Low-level input voltage        |     |     | 8.0 | V    |
| lικ | Input clamp current            |     |     | -18 | mA   |
| ЮН  | High-level output current      |     |     | -15 | mA   |
| loL | Low-level output current       |     |     | 64  | mA   |
| TA  | Operating free-air temperature | -40 |     | 85  | °C   |

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



SCBS051C - AUGUST 1990 - REVISED JULY 1998

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TES                                        | MIN                                                | TYP <sup>†</sup> | MAX  | UNIT |    |
|------------------|--------------------------------------------|----------------------------------------------------|------------------|------|------|----|
| VIK              | V <sub>CC</sub> = 4.5 V,                   | I <sub>I</sub> = -18 mA                            |                  |      | -1.2 | V  |
| Vari             | Voc - 45 V                                 | I <sub>OH</sub> = -3 mA                            | 2.4              | 3.3  |      | V  |
| VOH              | V <sub>CC</sub> = 4.5 V                    | I <sub>OH</sub> = -15 mA                           | 2                | 3.1  |      | v  |
| V <sub>OL</sub>  | $V_{CC} = 4.5 V,$                          | I <sub>OH</sub> = 64 mA                            |                  | 0.42 | 0.55 | V  |
| lozh             | V <sub>CC</sub> = 5.5 V,                   | $V_0 = 2.7 \text{ V}$                              |                  |      | 50   | μΑ |
| lozL             | V <sub>CC</sub> = 5.5 V,                   | $V_0 = 0.5 V$                                      |                  |      | -50  | μΑ |
| lo-              | V <sub>CC</sub> = 0 to 1.3 V (power up)    | V <sub>O</sub> = 2.7 V or 0.5 V, OE at 2 V         |                  |      | ±50  |    |
| loz              | $V_{CC} = 1.3 \text{ V to 0 (power down)}$ | $V_0 = 2.7 \text{ V or } 0.5 \text{ V},$ OE at 2 V |                  |      | ±50  | μΑ |
| lį               | $V_{CC} = 0$ ,                             | V <sub>I</sub> = 7 V                               |                  |      | 0.1  | mA |
| lН               | V <sub>CC</sub> = 5.5 V,                   | V <sub>I</sub> = 2.7 V                             |                  |      | 25   | μΑ |
| Ι <sub>ΙL</sub>  | V <sub>CC</sub> = 5.5 V,                   | V <sub>I</sub> = 0.5 V                             |                  |      | -20  | μΑ |
| los <sup>‡</sup> | V <sub>CC</sub> = 5.5 V,                   | V <sub>O</sub> = 0                                 | -100             |      | -225 | mA |
| ICCL             | V <sub>CC</sub> = 5.5 V                    |                                                    |                  | 35   | 51   | mA |
| ICCH             | V <sub>CC</sub> = 5.5 V                    |                                                    |                  | 21   | 33   | mA |
| Iccz             | V <sub>CC</sub> = 5.5 V                    |                                                    |                  | 5    | 10   | mA |
| C <sub>i</sub>   | V <sub>CC</sub> = 5 V,                     | V <sub>I</sub> = 2.5 V or 0.5 V                    |                  | 4    |      | pF |
| Co               | V <sub>CC</sub> = 5 V,                     | V <sub>O</sub> = 2.5 V or 0.5 V                    |                  | 9    |      | pF |

 $<sup>\</sup>uparrow$  All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

#### switching characteristics (see Figure 1)

| PARAMETER        | FROM    | TO       | $\begin{array}{c} \text{V}_{\text{CC}} = 5 \text{ V}, \\ \text{C}_{\text{L}} = 50 \text{ pF}, \\ \text{TO} \\ \text{(OUTPUT)} \\ \text{R2} = 500 \ \Omega, \\ \text{T}_{\text{A}} = 25^{\circ}\text{C} \end{array}$ |     | $V_{CC}$ = 4.5 V to 5.5 V $C_L$ = 50 pF, R1 = 500 $\Omega$ , R2 = 500 $\Omega$ |     |                                 |     | UNIT |     |     |
|------------------|---------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------|-----|---------------------------------|-----|------|-----|-----|
|                  | (INPUT) | (001P01) |                                                                                                                                                                                                                     |     | T <sub>A</sub> = -40 °C<br>to 85 °C                                            |     | T <sub>A</sub> = 0°C<br>to 70°C |     |      |     |     |
|                  |         |          | MIN                                                                                                                                                                                                                 | TYP | MAX                                                                            | MIN | MAX                             | MIN | MAX  |     |     |
| t <sub>PLH</sub> | А       | Y        | 1.5                                                                                                                                                                                                                 | 3.6 | 4.9                                                                            | 1.5 | 6.3                             | 1.5 | 6.3  | ns  |     |
| t <sub>PHL</sub> |         | ٨        | '                                                                                                                                                                                                                   | 2.7 | 5.3                                                                            | 6.9 | 2.7                             | 7.7 | 2.7  | 7.4 | 115 |
| <sup>t</sup> PZH | OE      | Y        | 2.6                                                                                                                                                                                                                 | 4.8 | 6.4                                                                            | 2.6 | 7.9                             | 2.6 | 7.9  | ns  |     |
| t <sub>PZL</sub> |         | '        | 3.7                                                                                                                                                                                                                 | 6.4 | 8.3                                                                            | 3.7 | 10.5                            | 3.7 | 10   | 115 |     |
| <sup>t</sup> PHZ | OE      | OE \     | Y                                                                                                                                                                                                                   | 3.2 | 6.6                                                                            | 8.2 | 3.2                             | 10  | 3.2  | 10  | ns  |
| t <sub>PLZ</sub> |         | '        | 3.4                                                                                                                                                                                                                 | 6.5 | 8                                                                              | 3.4 | 12.3                            | 3.4 | 10.7 | 115 |     |

<sup>‡</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

**VOLTAGE WAVEFORMS** 

PROPAGATION DELAY TIMES (see Note D)

B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $t_{\Gamma} = t_{\Gamma} \leq$  2.5 ns, duty cycle = 50%.

**VOLTAGE WAVEFORMS** 

**ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS** 

- C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- D. The outputs are measured one at a time with one transition per measurement.
- E. When measuring propagation delay times of 3-state outputs, switch S1 is open.

Figure 1. Load Circuits and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated