SCAS321G - SEPTEMBER 1993 - REVISED AUGUST 1999

- Low-Output Skew for Clock-Distribution Applications
- Differential Low-Voltage Pseudo-ECL (LVPECL)-Compatible Inputs and Outputs
- Distributes Differential Clock Inputs to Nine Differential Clock Outputs
- Output Reference Voltage, V<sub>REF</sub>, Allows Distribution From a Single-Ended Clock Input
- Single-Ended LVPECL-Compatible Output Enable
- Packaged in Plastic Chip Carrier

### description

The differential LVPECL clock-driver circuit distributes one pair of differential LVPECL clock inputs (CLKIN,  $\overline{CLKIN}$ ) to nine pairs of differential clock (Y,  $\overline{Y}$ ) outputs with minimum skew for clock distribution. It is specifically designed for driving 50- $\Omega$  transmission lines.



NC - No internal connection

When the output-enable ( $\overline{OE}$ ) is low, the nine differential outputs switch at the same frequency as the differential clock inputs. When  $\overline{OE}$  is high, the nine differential outputs are in static states (Y outputs are in the low state,  $\overline{Y}$  outputs are in the high state).

The V<sub>REF</sub> output can be strapped to the CLKIN input for a single-ended CLKIN input.

The CDC111 is characterized for operation from 0°C to 70°C.

| FUNCTION TABLE   |       |    |         |    |  |
|------------------|-------|----|---------|----|--|
| INPUTS           |       |    | OUTPUTS |    |  |
| CLKIN            | CLKIN | OE | Yn      | Yn |  |
| Х                | Х     | Н  | L       | Н  |  |
| L                | Н     | L  | L       | Н  |  |
| н                | L     | L  | н       | L  |  |
| L                | VREF  | L  | L       | Н  |  |
| н                | VREF  | L  | н       | L  |  |
| VREF             | L     | L  | н       | L  |  |
| V <sub>REF</sub> | Н     | L  | L       | Н  |  |

#### FUNCTION TABLE



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warrantly. Production processing does not necessarily include testing of all parameters.



Copyright © 1999, Texas Instruments Incorporated

SCAS321G - SEPTEMBER 1993 - REVISED AUGUST 1999

### logic diagram (positive logic)



absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                                                    | 0.5 V to 4.6 V                        |
|------------------------------------------------------------------------------------------|---------------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                                         | -0.5 V to V <sub>CC</sub> + 0.5 V     |
| Output voltage range, VO (see Note 1)                                                    | -0.5 V to V <sub>CC</sub> + 0.5 V     |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                                | –18 mA                                |
| Output clamp current, $I_{OK}$ (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | –18 mA                                |
| Continuous output current, $I_O (V_O = 0 \text{ to } V_{CC})$                            | –50 mA                                |
| Continuous current through V <sub>CC</sub> or GND                                        | $\dots \dots \dots \pm 80 \text{ mA}$ |
| Maximum power dissipation at $T_A = 55^{\circ}C$ (in still air) (see Note 2)             |                                       |
| Storage temperature range, T <sub>stg</sub>                                              | –65°C to 150°C                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

2. The maximum package power dissipation is calculated using a juction temperature of 150°C and a board trace length of 750 mils. For more information, refer to the *Package Thermal Considerations* application note in the *ABT Advanced BiCMOS Technology Data Book*, literature number SCBD002.



SCAS321G - SEPTEMBER 1993 - REVISED AUGUST 1999

## recommended operating conditions (see Note 3)

|                     |                                |                                  | MIN                                          | MAX                    | UNIT |
|---------------------|--------------------------------|----------------------------------|----------------------------------------------|------------------------|------|
| VCC                 | Supply voltage                 |                                  | 3                                            | 3.6                    | V    |
| V <sub>IH</sub> Hig | High-level input voltage       | $V_{CC} = 3 V \text{ to } 3.6 V$ | V <sub>CC</sub> -1.165 V <sub>CC</sub> -0.88 |                        | V    |
|                     |                                | V <sub>CC</sub> = 3.3 V          | 2.135                                        | 2.420                  | V    |
|                     |                                | $V_{CC} = 3 V \text{ to } 3.6 V$ | V <sub>CC</sub> -1.81                        | V <sub>CC</sub> -1.475 | V    |
| VIL                 | Low-level input voltage        | V <sub>CC</sub> = 3.3 V          | 1.49                                         | 1.825                  | V    |
| Т <sub>А</sub>      | Operating free-air temperature |                                  | 0                                            | 70                     | °C   |
| fclock              | Input frequency                |                                  |                                              | 500                    | MHz  |

NOTE 3:  $V_{CC} = V_{CCO}$ 

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER | TEST CONDITIONS                   |                        | MAX                   | UNIT |  |
|-----------|-----------------------------------|------------------------|-----------------------|------|--|
| VREF      | $V_{CC} = 3 V \text{ to } 3.6 V$  | V <sub>CC</sub> -1.38  | V <sub>CC</sub> -1.26 | V    |  |
|           | V <sub>CC</sub> = 3.3 V           | 1.92                   | 2.04                  |      |  |
| VOH       | V <sub>CC</sub> = 3 V to 3.6 V    | V <sub>CC</sub> -1.025 | V <sub>CC</sub> -0.88 | v    |  |
|           | V <sub>CC</sub> = 3.3 V           | 2.275                  | 2.42                  |      |  |
| VOL       | $V_{CC} = 3 V \text{ to } 3.6 V$  |                        | V <sub>CC</sub> -1.62 | V    |  |
|           | V <sub>CC</sub> = 3.3 V           | 1.49                   | 1.68                  | ] `  |  |
| Ц         | $V_{I} = 2.4 V,$ $V_{CC} = 3.6 V$ |                        | 150                   | μΑ   |  |
| ICC       | $I_{O} = 0,$ $V_{CC} = 3.6 V$     |                        | 80                    | mA   |  |

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V $\pm$ 0.3 V (see Figures 1 and 2)

| PARAMETER           | FROM<br>(INPUT) | TO<br>(OUTPUT)  | MIN | MAX | UNIT |
|---------------------|-----------------|-----------------|-----|-----|------|
| <sup>t</sup> PLH    |                 | Υ, Ϋ            | 450 | 600 | ne   |
| <sup>t</sup> PHL    | CERIN, CERIN    |                 | 450 | 600 | μs   |
| <sup>t</sup> PHL    | ŌE              | Y, <del>Y</del> |     | 900 | ps   |
| <sup>t</sup> sk(o)  |                 | Y, <del>Y</del> |     | 50  | ps   |
| <sup>t</sup> sk(pr) |                 | Y, <u>Y</u>     |     | 150 | ps   |
| tr                  |                 | Y, Ŧ            | 200 | 600 | ps   |
| t <sub>f</sub>      |                 | Y, <u>Y</u>     | 200 | 600 | ps   |



SCAS321G - SEPTEMBER 1993 - REVISED AUGUST 1999



NOTES: A. All input pulses are supplied by generators having the following characteristics: PRR ≤ 45 MHz, Z<sub>Q</sub> = 50 Ω, t<sub>f</sub> ≤ 1 ns, t<sub>f</sub> ≤ 1 ns.
B. Waveform 1 is for a Y output with internal conditions such that the output is high except when disabled by the output control, and for a Y output with internal conditions such that the output is low except when disabled by the output control.
C. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms



SCAS321G - SEPTEMBER 1993 - REVISED AUGUST 1999



## PARAMETER MEASUREMENT INFORMATION

- NOTES: A. Output skew, t<sub>sk(0)</sub>, is calculated as the greater of: The difference between the fastest and slowest t<sub>PLHn</sub> (n = 1, 2, ... 9) The difference between the fastest and slowest t<sub>PHLn</sub> (n = 1, 2, ... 9)
  - B. Process skew,  $t_{sk(pr)}$ , is calculated as the greater of:

The difference between the fastest and slowest t<sub>PLHn</sub> (n = 1, 2, ... 9)
The difference between the fastest and slowest t<sub>PLLn</sub> (n = 1, 2, ... 9) across multiple devices

Figure 2. Waveforms for Calculation of tsk(o), tsk(pr)



SCAS321G - SEPTEMBER 1993 - REVISED AUGUST 1999

**MECHANICAL DATA** 

### PLASTIC J-LEADED CHIP CARRIER

# FN (S-PQCC-J\*\*)



B. This drawing is subject to change without notice.

C. Falls within JEDEC MS-018



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated