## - Very Low Power Consumption

 1 mW Typ at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$- Capable of Operation in Astable Mode
- CMOS Output Capable of Swinging Rail to Rail
- High Output-Current Capability Sink 100 mA Typ Source 10 mA Typ
- Output Fully Compatible With CMOS, TTL, and MOS
- Low Supply Current Reduces Spikes During Output Transitions
- Single-Supply Operation From 1 V to 15 V
- Functionally Interchangeable With the NE555; Has Same Pinout
- ESD Protection Exceeds 2000 V Per MIL-STD-883C, Method 3015.2


## description

The TLC551 is a monolithic timing circuit fabricated using the $\mathrm{TI} \mathrm{LinCMOS}^{\top \mathrm{M}}$ process. The timer is fully compatible with CMOS, TTL, and MOS logic and operates at frequencies up to 2 MHz . Compared to the NE555 timer, this device uses smaller timing capacitors because of its high input impedance. As a result, more accurate time delays and oscillations are possible. Power consumption is low across the full range of power supply voltage.
Like the NE555, the TLC551 has a trigger level equal to approximately one-third of the supply voltage and a threshold level equal to approximately two-thirds of the supply voltage. These levels can be altered by use of the control voltage terminal (CONT). When the trigger input (TRIG) falls below the trigger level, the flip-flop is set and the output goes high. If TRIG is above the trigger level and the threshold input (THRES) is above the threshold level, the flip-flop is reset and the output is low. The reset input (RESET) can override all other inputs and can be used to initiate a new timing cycle. If RESET is low, the flip-flop is reset and the output is low. Whenever the output is low, a low-impedance path is provided between DISCH and GND. All unused inputs should be tied to an appropriate logic level to prevent false triggering.
While the CMOS output is capable of sinking over 100 mA and sourcing over 10 mA , the TLC551 exhibits greatly reduced supply-current spikes during output transitions. This minimizes the need for the large decoupling capacitors required by the NE555.
The TLC551C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.

This device contains circuits to protect its inputs and outputs against damage due to high static voltages or electrostatic fields. These circuits have been qualified to protect this device against electrostatic discharges (ESD) of up to 2 kV according to MIL-STD-883C, Method 3015; however, it is advised that precautions be taken to avoid application of any voltage higher than maximum-rated voltages to these high-impedance circuits. During storage or handling, the device leads should be shorted together or the device should be placed in conductive foam. In a circuit, unused inputs should always be connected to an appropriated logic voltage level, preferably either supply voltage or ground. Specific guidelines for handling devices of this type are contained in the publication Guidelines for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices and Assemblies available from Texas Instruments.

LinCMOS is a trademark of Texas Instruments Incorporated.

AVAILABLE OPTIONS

| PACKAGED DEVICES |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TA | VDD <br> RANGE | SMALL <br> OUTLINE <br> (D) | SSOP <br> (DB) | PLASTIC DIP <br> (P) | TSSOP <br> (PW) | CHIP FORM <br> (Y) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 1 V to 16 V | TLC551CD | TLC551CDBLE | TLC551CP | TLC551CPWLE | TLC551Y |

The D package is available taped and reeled. Add the suffix R (e.g., TLC551CDR). The DB and PW packages are only available left-end taped and reeled (indicated by the LE suffix on the device type; e.g., TLC551CDBLE). Chips are tested at $25^{\circ} \mathrm{C}$.

FUNCTION TABLE

| RESET <br> vOLTAGE $\dagger$ | TRIGGER <br> VOLTAGE $\dagger$ | THRESHOLD <br> VOLTAGE $\dagger$ | OUTPUT | DISCHARGE <br> SWITCH |
| :---: | :---: | :---: | :---: | :---: |
| $<$ MIN | Irrelevant | Irrelevant | Low | On |
| $>$ MAX | $<$ MIN | Irrelevant | High | Off |
| $>M A X ~$ | $>$ MAX | $>$ MAX | Low | On |
| $>M A X ~$ | $>$ MAX | $<$ MIN | As previously established |  |

$\dagger$ For conditions shown as MIN or MAX, use the appropriate value specified under electrical characteristics.

## TLC551Y chip information

This chip, when properly assembled, displays characteristics similar to the TLC551. Thermal compression or ultrasonic bonding may be used on the doped aluminum bonding pads. Chips may be mounted with conductive epoxy or a gold-silicon preform.



## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

| Supply voltage, VDD (see Note 1) | 8 V |
| :---: | :---: |
| Input voltage range, $\mathrm{V}_{\mathrm{l}}$ (any input) | -0.3 to $\mathrm{V}_{\mathrm{DD}}$ |
| Sink current, discharge or output | 150 mA |
| Source current, output, Io | 15 mA |
| Continuous total power dissipation | See Dissipation Rating Table |
| Operating free-air temperature range | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| Storage temperature range | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Lead temperature $1,6 \mathrm{~mm}$ (1/16 | $260^{\circ} \mathrm{C}$ |

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values are with respect to network GND.

DISSIPATION RATING TABLE

| PACKAGE | $\mathbf{T}_{\mathbf{A}} \leq \mathbf{2 5}{ }^{\circ} \mathbf{C}$ <br> POWER RATING | DERATING FACTOR <br> ABOVE $\mathbf{T A}_{\mathbf{A}}=\mathbf{2 5}{ }^{\circ} \mathbf{C}$ | $\mathbf{T}_{\mathbf{A}}=\mathbf{7 0} \mathbf{0}^{\circ} \mathbf{C}$ <br> POWER RATING |
| :---: | :---: | :---: | :---: |
| D | 725 mW | $5.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 464 mW |
| DB | 525 mW | $4.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 336 mW |
| P | 1000 mW | $8.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 640 mW |
| PW | 525 mW | $4.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 336 mW |

## recommended operating conditions

|  | MIN | MAX |
| :--- | ---: | ---: | UNIT | 1 |
| :--- |
| Supply voltage, $\mathrm{V}_{\mathrm{DD}}$ |
| Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$ |

electrical characteristics at specified free-air temperature, $\mathrm{V}_{\mathrm{DD}}=1 \mathrm{~V}$

|  | PARAMETER | TEST CONDITIONS | $\mathrm{T}_{\mathbf{A}}{ }^{\text {¢ }}$ | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IT }}$ | Threshold voltage |  | $25^{\circ} \mathrm{C}$ | 0.475 | 0.67 | 0.85 | V |
|  |  |  | Full range | 0.45 |  | 0.875 |  |
| IIT | Threshold current |  | $25^{\circ} \mathrm{C}$ |  | 10 |  | pA |
|  |  |  | $70^{\circ} \mathrm{C}$ |  | 75 |  |  |
| $\mathrm{V}_{\mathrm{I}}$ (TRIG) | Trigger voltage |  | $25^{\circ} \mathrm{C}$ | 0.15 | 0.33 | 0.425 | V |
|  |  |  | Full range | 0.1 |  | 0.45 |  |
| $I_{\text {I (TRIG) }}$ | Trigger current |  | $25^{\circ} \mathrm{C}$ |  | 10 |  | pA |
|  |  |  | $70^{\circ} \mathrm{C}$ |  | 75 |  |  |
| $V_{\text {I(RESET }}$ | Reset voltage |  | $25^{\circ} \mathrm{C}$ | 0.4 | 0.7 | 1 | V |
|  |  |  | Full range | 0.3 |  | 1 |  |
| 1 I(RESET) | Reset current |  | $25^{\circ} \mathrm{C}$ |  | 10 |  | pA |
|  |  |  | $70^{\circ} \mathrm{C}$ |  | 75 |  |  |
|  | Control voltage (open circuit) as a percentage of supply voltage |  | $70^{\circ} \mathrm{C}$ |  | 66.7\% |  |  |
| Discharge switch on-stage voltage |  | $\mathrm{IOL}=100 \mu \mathrm{~A}$ | $25^{\circ} \mathrm{C}$ |  | 0.02 | 0.15 | V |
|  |  | Full range |  |  | 0.2 |  |
| Discharge switch off-stage voltage |  |  |  | $25^{\circ} \mathrm{C}$ |  | 0.1 |  | nA |
|  |  |  | $70^{\circ} \mathrm{C}$ |  | 0.5 |  |  |  |
| VOH | High-level output voltage | $\mathrm{IOH}=-10 \mu \mathrm{~A}$ | $25^{\circ} \mathrm{C}$ | 0.6 | 0.98 |  | V |  |
|  |  |  | Full range | 0.6 |  |  |  |  |
| $\mathrm{V}_{\text {OL }}$ | Low-level output voltage | $\mathrm{I} \mathrm{OL}=100 \mu \mathrm{~A}$ | $25^{\circ} \mathrm{C}$ |  | 0.03 | 0.2 | V |  |
|  |  |  | Full range |  |  | 0.25 |  |  |
|  | Supply current | See Note 2 | $25^{\circ} \mathrm{C}$ |  | 15 | 100 | $\mu \mathrm{A}$ |  |
|  |  |  | Full range |  |  | 150 |  |  |

$\dagger$ Full range is $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.
NOTE 2: These values apply for the expected operating configurations in which THRES is connected directly to DISCH or to TRIG.

SLFS044B - FEBRUARY 1984 - REVISED SEPTEMBER 1997
electrical characteristics at specified free-air temperature, $\mathrm{V}_{\mathrm{DD}}=2 \mathrm{~V}$

|  | PARAMETER | TEST CONDITIONS | $\mathrm{T}_{\mathbf{A}}{ }^{\text {¢ }}$ | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IT }}$ | Threshold voltage |  | $25^{\circ} \mathrm{C}$ | 0.95 | 1.33 | 1.65 | V |
|  |  |  | Full range | 0.85 |  | 1.75 |  |
| IIT | Threshold current |  | $25^{\circ} \mathrm{C}$ |  | 10 |  | pA |
|  |  |  | $70^{\circ} \mathrm{C}$ |  | 75 |  |  |
| $\mathrm{V}_{\text {I (TRIG) }}$ | Trigger voltage |  | $25^{\circ} \mathrm{C}$ | 0.4 | 0.67 | 0.95 | V |
|  |  |  | Full range | 0.3 |  | 1.05 |  |
| II(TRIG) | Trigger current |  | $25^{\circ} \mathrm{C}$ |  | 10 |  | pA |
|  |  |  | $70^{\circ} \mathrm{C}$ |  | 75 |  |  |
| $V_{l(R E S E T)}$ | Reset voltage |  | $25^{\circ} \mathrm{C}$ | 0.4 | 1.1 | 1.5 | V |
|  |  |  | Full range | 0.3 |  | 1.8 |  |
| I/(RESET) | Reset current |  | $25^{\circ} \mathrm{C}$ |  | 10 |  | pA |
|  |  |  | $70^{\circ} \mathrm{C}$ | 75 |  |  |  |
|  | Control voltage (open circuit) as a percentage of supply voltage |  | $70^{\circ} \mathrm{C}$ |  | 66.7\% |  |  |
| Discharge switch on-stage voltage |  | $\mathrm{lOL}=1 \mathrm{~mA}$ | $25^{\circ} \mathrm{C}$ |  | 0.03 | 0.2 | V |
|  |  | Full range |  |  | 0.25 |  |
| Discharge switch off-stage voltage |  |  |  | $25^{\circ} \mathrm{C}$ |  | 0.1 |  | nA |
|  |  |  | $70^{\circ} \mathrm{C}$ |  | 0.5 |  |  |  |
| VOH | High-level output voltage | $\mathrm{IOH}=-300 \mu \mathrm{~A}$ | $25^{\circ} \mathrm{C}$ | 1.5 | 1.9 |  | V |  |
|  |  |  | Full range | 1.5 |  |  |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\mathrm{IOL}=1 \mathrm{~mA}$ | $25^{\circ} \mathrm{C}$ |  | 0.07 | 0.3 | V |  |
|  |  |  | Full range |  |  | 0.35 |  |  |
| IDD | Supply current | See Note 2 | $25^{\circ} \mathrm{C}$ |  | 65 | 250 | $\mu \mathrm{A}$ |  |
|  |  |  | Full range |  |  | 400 |  |  |

$\dagger$ Full range is $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.
NOTE 2: These values apply for the expected operating configurations in which THRES is connected directly to DISCH or to TRIG.
electrical characteristics at specified free-air temperature, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$

| PARAMETER |  | TEST CONDITIONS | $\mathrm{T}_{\mathbf{A}}{ }^{\text {¢ }}$ | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VIT | Threshold voltage |  | $25^{\circ} \mathrm{C}$ | 2.8 | 3.3 | 3.8 | V |
|  |  |  | Full range | 2.7 |  | 3.9 |  |
| IIT | Threshold current |  | $25^{\circ} \mathrm{C}$ |  | 10 |  | pA |
|  |  |  | $70^{\circ} \mathrm{C}$ |  | 75 |  |  |
| $\mathrm{V}_{\mathrm{I} \text { (TRIG) }}$ | Trigger voltage |  | $25^{\circ} \mathrm{C}$ | 1.36 | 1.66 | 1.96 | V |
|  |  |  | Full range | 1.26 |  | 2.06 |  |
| I/(TRIG) | Trigger current |  | $25^{\circ} \mathrm{C}$ |  | 10 |  | pA |
|  |  |  | $70^{\circ} \mathrm{C}$ |  | 75 |  |  |
| $V_{\text {I(RESET }}$ | Reset voltage |  | $25^{\circ} \mathrm{C}$ | 0.4 | 1.1 | 1.5 | V |
|  |  |  | Full range | 0.3 |  | 1.8 |  |
| 1 (RESET) | Reset current |  | $25^{\circ} \mathrm{C}$ | 10 |  |  | pA |
|  |  |  | $70^{\circ} \mathrm{C}$ |  | 75 |  |  |
| Control voltage (open circuit) as a percentage of supply voltage |  |  | $70^{\circ} \mathrm{C}$ | 66.7\% |  |  |  |
| Discharge switch on-stage voltage |  | $\mathrm{IOL}=10 \mathrm{~mA}$ | $25^{\circ} \mathrm{C}$ |  | 0.14 | 0.5 | V |
|  |  | Full range |  |  | 0.6 |  |
| Discharge switch off-stage voltage |  |  |  | $25^{\circ} \mathrm{C}$ |  | 0.1 |  | nA |
|  |  |  | $70^{\circ} \mathrm{C}$ |  | 0.5 |  |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\mathrm{IOH}=-1 \mathrm{~mA}$ | $25^{\circ} \mathrm{C}$ | 4.1 | 4.8 |  | V |
|  |  |  | Full range | 4.1 |  |  |  |
| VOL | Low-level output voltage | $\mathrm{IOL}=8 \mathrm{~mA}$ | $25^{\circ} \mathrm{C}$ |  | 0.21 | 0.4 | V |
|  |  |  | Full range |  |  | 0.5 |  |
|  |  | $\mathrm{l} \mathrm{OL}=5 \mathrm{~mA}$ | $25^{\circ} \mathrm{C}$ |  | 0.13 | 0.3 |  |
|  |  |  | Full range |  |  | 0.4 |  |
|  |  | $\mathrm{IOL}=3.2 \mathrm{~mA}$ | $25^{\circ} \mathrm{C}$ |  | 0.08 | 0.3 |  |
|  |  |  | Full range |  |  | 0.35 |  |
| IDD | Supply current | See Note 2 | $25^{\circ} \mathrm{C}$ |  | 170 | 350 | $\mu \mathrm{A}$ |
|  |  |  | Full range |  |  | 500 |  |

$\dagger$ Full range is $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.
NOTE 2: These values apply for the expected operating configurations in which THRES is connected directly to DISCH or to TRIG.

## TLC551, TLC551Y

## LinCMOS ${ }^{\text {TM }}$ TIMERS

SLFS044B - FEBRUARY 1984 - REVISED SEPTEMBER 1997
electrical characteristics at specified free-air temperature, $\mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V}$

|  | PARAMETER | TEST CONDITIONS | TA ${ }^{\dagger}$ | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IT }}$ | Threshold voltage |  | $25^{\circ} \mathrm{C}$ | 9.45 |  | 10.55 | V |
|  |  |  | Full range | 9.35 |  | 10.65 |  |
| IIT | Threshold current |  | $25^{\circ} \mathrm{C}$ |  | 10 |  | pA |
|  |  |  | $70^{\circ} \mathrm{C}$ |  | 75 |  |  |
| $\mathrm{V}_{\text {I(TRIG }}$ | Trigger voltage |  | $25^{\circ} \mathrm{C}$ | 4.65 | 5 | 5.35 | V |
|  |  |  | Full range | 4.55 |  | 5.45 |  |
| II(TRIG) | Trigger current |  | $25^{\circ} \mathrm{C}$ |  | 10 |  | pA |
|  |  |  | $70^{\circ} \mathrm{C}$ |  | 75 |  |  |
| $\mathrm{V}_{\text {I (RESET }}$ ) | Reset voltage |  | $25^{\circ} \mathrm{C}$ | 0.4 | 1.1 | 1.5 | V |
|  |  |  | Full range | 0.3 |  | 1.8 |  |
| I(RESET) | Reset current |  | $25^{\circ} \mathrm{C}$ |  | 10 |  | pA |
|  |  |  | $70^{\circ} \mathrm{C}$ |  | 75 |  |  |
|  | Control voltage (open circuit) as a percentage of supply voltage |  | $70^{\circ} \mathrm{C}$ |  | 66.7\% |  |  |
| Discharge switch on-stage voltage |  | $\mathrm{lOL}=100 \mathrm{~mA}$ | $25^{\circ} \mathrm{C}$ |  | 0.77 | 1.7 | V |
|  |  | Full range |  |  | 1.8 |  |
| Discharge switch off-stage voltage |  |  |  | $25^{\circ} \mathrm{C}$ |  | 0.1 |  | nA |
|  |  |  | $70^{\circ} \mathrm{C}$ |  | 0.5 |  |  |  |
| V OH | High-level output voltage | $\mathrm{IOH}=-10 \mathrm{~mA}$ | $25^{\circ} \mathrm{C}$ | 12.5 | 14.2 |  | V |  |
|  |  |  | Full range | 12.5 |  |  |  |  |
|  |  | $\mathrm{l} \mathrm{OH}=-5 \mathrm{~mA}$ | $25^{\circ} \mathrm{C}$ | 13.5 | 14.6 |  |  |  |
|  |  |  | Full range | 13.5 |  |  |  |  |
|  |  | $\mathrm{IOH}=-1 \mathrm{~mA}$ | $25^{\circ} \mathrm{C}$ | 14.2 | 14.9 |  |  |  |
|  |  |  | Full range | 14.2 |  |  |  |  |
| $\mathrm{V}_{\text {OL }}$ | Low-level output voltage | $\mathrm{IOL}=100 \mathrm{~mA}$ | $25^{\circ} \mathrm{C}$ |  | 1.28 | 3.2 | V |  |
|  |  |  | Full range |  |  | 3.6 |  |  |
|  |  | $\mathrm{l} \mathrm{OL}=50 \mathrm{~mA}$ | $25^{\circ} \mathrm{C}$ |  | 0.63 | 1 |  |  |
|  |  |  | Full range |  |  | 1.3 |  |  |
|  |  | $\mathrm{IOL}=10 \mathrm{~mA}$ | $25^{\circ} \mathrm{C}$ |  | 0.12 | 0.3 |  |  |
|  |  |  | Full range |  |  | 0.4 |  |  |
| IDD | Supply current | See Note 2 | $25^{\circ} \mathrm{C}$ |  | 360 | 600 | $\mu \mathrm{A}$ |  |
|  |  |  | Full range |  |  | 800 |  |  |

$\dagger$ Full range is $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.
NOTE 2: These values apply for the expected operating configurations in which THRES is connected directly to DISCH or to TRIG.
operating characteristics, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise noted)

| PARAMETER | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Initial error of timing interval $\ddagger$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \text { to } 15 \mathrm{~V}, \\ & \mathrm{C}_{\mathrm{T}}=0.1 \mu \mathrm{~F}, \end{aligned}$ | $R_{A}=R_{B}=1 \mathrm{k} \Omega$ to $100 \mathrm{k} \Omega$, See Note 3 |  | 1\% | 3\% |  |
| Supply voltage sensitivity of timing interval |  |  |  | 0.1 | 0.5 | \%/V |
| $\mathrm{tr}_{r} \quad$ Rise time, output pulse | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{M} \Omega$, | $C_{L}=10 \mathrm{pF}$ |  | 20 | 75 | ns |
| $\mathrm{tf}_{\text {f }} \quad$ Fall time, output pulse |  |  |  | 15 | 60 |  |
| $f_{\text {max }} \quad$ Maximum frequency in astable mode | $\begin{aligned} & \mathrm{R}_{\mathrm{A}}=470 \Omega, \\ & \mathrm{C}_{\mathrm{T}}=200 \mathrm{pF} \\ & \hline \end{aligned}$ | $\mathrm{R}_{\mathrm{B}}=200 \Omega,$ $\text { See Note } 3$ | 1.2 | 1.8 |  | MHz |

$\ddagger$ Timing interval error is defined as the difference between the measured value and the average value of a random sample from each process run.
NOTE 3: $R_{A}, R_{B}$, and $\mathrm{C}_{\mathrm{T}}$ are as defined in Figure 3.
electrical characteristics at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1 \text { IT }}$ | Threshold voltage |  | 2.8 | 3.3 | 3.8 | V |
| IIT | Threshold current |  |  | 10 |  | pA |
| $\mathrm{V}_{\text {I(TRIG }}$ | Trigger voltage |  | 1.36 | 1.66 | 1.96 | V |
| II(TRIG) | Trigger current |  |  | 10 |  | pA |
| $\mathrm{V}_{1}$ (RESET) | Reset voltage |  | 0.4 | 1.1 | 1.5 | V |
| I/(RESET) | Reset current |  |  | 10 |  | pA |
|  | Control voltage (open circuit) as a percentage of supply voltage |  |  | 66.7\% |  |  |
|  | Discharge switch on-state voltage | $\mathrm{IOL}=10 \mathrm{~mA}$ |  | 0.14 | 0.5 | V |
|  | Discharge switch off-state current |  |  | 0.1 |  | nA |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\mathrm{IOH}=-1 \mathrm{~mA}$ | 4.1 | 4.8 |  | V |
| VOL | Low-level output voltage | $\mathrm{l} \mathrm{OL}=8 \mathrm{~mA}$ |  | 0.21 | 0.4 | V |
|  |  | $\mathrm{l} \mathrm{OL}=5 \mathrm{~mA}$ |  | 0.13 | 0.3 |  |
|  |  | $\mathrm{l} \mathrm{OL}=3.2 \mathrm{~mA}$ |  | 0.08 | 0.3 |  |
| IDD | Supply current | See Note 2 |  | 170 | 350 | $\mu \mathrm{A}$ |

NOTE 2: These values apply for the expected operating configurations in which THRES is connected directly to DISCH or to TRIG.

TYPICAL CHARACTERISTICS

DISCHARGE SWITCH ON-STATE RESISTANCE
vS
FREE-AIR TEMPERATURE


Figure 1

PROPAGATION DELAY TIMES (TO DISCHARGE OUTPUT FROM TRIGGER AND THRESHOLD SHORTED TOGETHER)
vs
SUPPLY VOLTAGE

$\ddagger$ The effects of the load resistance on these values must be taken into account separately.

Figure 2

## APPLICATION INFORMATION



Figure 3. Astable Operation
Connecting TRIG to THRES, as shown in Figure 3, causes the timer to run as a multivibrator. The capacitor $\mathrm{C}_{\boldsymbol{T}}$ charges through $R_{A}$ and $R_{B}$ to the threshold voltage level (approximately $0.67 \mathrm{~V}_{\mathrm{DD}}$ ) and then discharges through $\mathrm{R}_{\mathrm{B}}$ only to the value of the trigger voltage level (approximately $0.33 \mathrm{~V}_{\mathrm{DD}}$ ). The output is high during the charging cycle $\left(\mathrm{t}_{\mathrm{C}(\mathrm{H})}\right)$ and low during the discharge cycle $\left(\mathrm{t}_{\mathrm{C}}(\mathrm{L})\right.$ ). The duty cycle is controlled by the values of $\mathrm{R}_{\mathrm{A}}$, and $\mathrm{R}_{\mathrm{B}}$, and $\mathrm{C}_{\mathrm{T}}$, as shown in the equations below.

$$
\begin{aligned}
& t_{c(H)} \approx C_{T}\left(R_{A}+R_{B}\right) \ln 2 \quad(\ln 2=0.693) \\
& t_{c(L)} \approx C_{T} R_{B} \ln 2 \\
& \text { Period }=t_{c(H)}+t_{c(L)} \approx C_{T}\left(R_{A}+2 R_{B}\right) \ln 2 \\
& \text { Output driver duty cycle }=\frac{t_{c(L)}}{t_{c(H)}+t_{c(L)}} \approx 1-\frac{R_{B}}{R_{A}+2 R_{B}} \\
& \text { Output waveform duty cycle }=\frac{t_{c(H)}}{t_{c(H)}+t_{c(L)}} \approx \frac{R_{B}}{R_{A}+2 R_{B}}
\end{aligned}
$$

The $0.1-\mu \mathrm{F}$ capacitor at CONT in Figure 3 decreases the period by about $10 \%$.
The formulas shown above do not allow for any propagation delay times from TRIG and THRES to DISCH. These delay times add directly to the period and create differences between calculated and actual values that increase with frequency. In addition, the internal on-state resistance $r_{\text {on }}$ during discharge adds to $R_{B}$ to provide another source of timing error in the calculation when $R_{B}$ is very low or $r_{o n}$ is very high.

## APPLICATION INFORMATION

The equations below provide better agreement with measured values.

$$
\begin{aligned}
& t_{c(H)}=C_{T}\left(R_{A}+R_{B}\right) \ln \left[3-\exp \left(\frac{-t_{P L H}}{C_{T}\left(R_{B}+r_{o n}\right)}\right)\right]+t_{P H L} \\
& t_{c(L)}=C_{T}\left(R_{B}+r_{o n}\right) \ln \left[3-\exp \left(\frac{-t_{P H L}}{C_{T}\left(R_{A}+R_{B}\right)}\right)\right]+t_{P L H}
\end{aligned}
$$

These equations and those given earlier are similar in that a time constant is multiplied by the logarithm of a number or function. The limit values of the logarithmic terms must be between $\ln 2$ at low frequencies and $\ln 3$ at extremely high frequencies. For a duty cycle close to $50 \%$, an appropriate constant for the logarithmic terms can be substituted with good results. Duty cycles less than $50 \% \frac{t_{c(H)}}{t_{c(H)}+t_{c(L)}}$ require that $\frac{t_{c(H)}}{t_{c(L)}}<1$ and possibly $R_{A} \leq r_{\text {on }}$. These conditions can be difficult to obtain.

In monostable applications, the trip point of the trigger input can be set by a voltage applied to CONT. An input voltage between $10 \%$ and $80 \%$ of the supply voltage from a resistor divider with at least $500-\mu \mathrm{A}$ bias provides good results.

## MECHANICAL INFORMATION

D (R-PDSO-G*)
PLASTIC SMALL-OUTLINE PACKAGE
14 PIN SHOWN


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion, not to exceed $0.006(0,15)$.
D. Falls within JEDEC MS-012

MECHANICAL INFORMATION
DB (R-PDSO-G**)
PLASTIC SMALL-OUTLINE PACKAGE
28 PIN SHOWN


| DIM PINS ** | $\mathbf{8}$ | $\mathbf{1 4}$ | $\mathbf{1 6}$ | $\mathbf{2 0}$ | $\mathbf{2 4}$ | $\mathbf{2 8}$ | $\mathbf{3 0}$ | $\mathbf{3 8}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A MAX | 3,30 | 6,50 | 6,50 | 7,50 | 8,50 | 10,50 | 10,50 | 12,90 |
| A MIN | 2,70 | 5,90 | 5,90 | 6,90 | 7,90 | 9,90 | 9,90 | 12,30 |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed 0,15 .
D. Falls within JEDEC MO-150

MECHANICAL INFORMATION
P (R-PDIP-T8)


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Falls within JEDEC MS-001

MECHANICAL INFORMATION
PW (R-PDSO-G**)
PLASTIC SMALL-OUTLINE PACKAGE
14 PIN SHOWN


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed 0,15 .
D. Falls within JEDEC MO-153

## IMPORTANT NOTICE

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Tl's publication of information regarding any third party's products or services does not constitute Tl's approval, warranty or endorsement thereof.

