- 5-Ω Switch Connection Between Two Ports
- TTL-Compatible Input Levels
- Package Options Include Plastic 300-mil Shrink Small-Outline (DL), Thin Shrink Small-Outline (DGG), and Thin Very Small-Outline (DGV) Packages

#### description

The SN74CBT16210 provides 20 bits of high-speed TTL-compatible bus switching. The low on-state resistance of the switch allows connections to be made with minimal propagation delay.

The device is organized as a dual 10-bit bus switch with separate output-enable  $(\overline{OE})$  inputs. It can be used as two 10-bit bus switches or as one 20-bit bus switch. When  $\overline{OE}$  is low, the associated 10-bit bus switch is on and port A is connected to port B. When  $\overline{OE}$  is high, the switch is open, and a high-impedance state exists between the ports.

The SN74CBT16210 is characterized for operation from –40°C to 85°C.

# FUNCTION TABLE (each 10-bit bus switch)

| INPUT<br>OE | FUNCTION        |  |  |
|-------------|-----------------|--|--|
| L           | A port = B port |  |  |
| Н           | Disconnect      |  |  |

## DGG, DGV, OR DL PACKAGE (TOP VIEW)

|                   |                            |    | 1           |
|-------------------|----------------------------|----|-------------|
| NC [              | $ _{\scriptscriptstyle 1}$ | 48 | 10E         |
| 1A1 [             | 2                          | 47 | 2 <u>OE</u> |
| 1A2 [             | 3                          | 46 | ]1B1        |
| 1A3 [             | 4                          | 45 | ]1B2        |
| 1A4 [             | 5                          | 44 | ] 1B3       |
| 1A5 [             | 6                          | 43 | ] 1B4       |
| 1A6 [             | 7                          | 42 | ] 1B5       |
| GND [             | 8                          | 41 | GND         |
| 1A7 [             | 9                          | 40 | ] 1B6       |
| 1A8 [             | 10                         | 39 | ] 1B7       |
| 1A9 [             | 11                         | 38 | ] 1B8       |
| 1A10 [            | 12                         | 37 | 1B9         |
| 2A1 [             | 13                         | 36 | ] 1B10      |
| 2A2 🛚             | 14                         | 35 | 2B1         |
| v <sub>cc</sub> [ | 15                         | 34 | 2B2         |
| 2A3 [             | 16                         | 33 | 2B3         |
| GND [             | 17                         | 32 | GND         |
| 2A4               | 18                         | 31 | 2B4         |
| 2A5               | 19                         | 30 | 2B5         |
| 2A6               | 20                         | 29 | 2B6         |
| 2A7 L             |                            | 28 | 2B7         |
| 2A8 [             |                            | 27 | 2B8         |
| 2A9 L             | 23                         | 26 | 2B9         |
| 2A10 L            | 24                         | 25 | 2B10        |
|                   |                            |    | •           |

NC - No internal connection

### logic diagram (positive logic)





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

TEXAS INSTRUMENTS SCDS033C - APRIL 1997 - REVISED MAY 1998

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                    |               | –0.5 V to 7 V |
|----------------------------------------------------------|---------------|---------------|
| Input voltage range, V <sub>I</sub> (see Note 1)         |               | –0.5 V to 7 V |
| Continuous channel current                               |               | 128 mA        |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ )              |               | –50 mA        |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2): | : DGG package | 89°C/W        |
|                                                          | DGV package   | 93°C/W        |
|                                                          | DL package    | 94°C/W        |
| Storage temperature range, T <sub>stg</sub>              |               | 5°C to 150°C  |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions (see Note 3)

|                 |                                  | MIN | MAX | UNIT |
|-----------------|----------------------------------|-----|-----|------|
| VCC             | Supply voltage                   | 4   | 5.5 | V    |
| VIH             | High-level control input voltage | 2   |     | V    |
| V <sub>IL</sub> | Low-level control input voltage  |     | 0.8 | V    |
| TA              | Operating free-air temperature   | -40 | 85  | °C   |

NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER            |                                                         | TEST CONDITIONS                                          |                              | MIN                                    | TYP‡ | MAX | UNIT |    |  |
|----------------------|---------------------------------------------------------|----------------------------------------------------------|------------------------------|----------------------------------------|------|-----|------|----|--|
| VIK                  | $V_{CC} = 4.5 \text{ V}, \qquad I_{I} = -18 \text{ mA}$ |                                                          |                              |                                        | -1.2 | V   |      |    |  |
| l <sub>I</sub>       |                                                         | $V_{CC} = 0 V$ ,                                         | V <sub>I</sub> = 5.5 V       |                                        |      |     | 10   | μΑ |  |
|                      |                                                         | $V_{CC} = 5.5 \text{ V},$                                | $V_I = 5.5 \text{ V or GND}$ |                                        |      |     | ±1   |    |  |
| Icc                  |                                                         | $V_{CC} = 5.5 \text{ V},$                                | $I_{O} = 0$ ,                | $V_I = V_{CC}$ or GND                  |      |     | 3    | μΑ |  |
| ∆l <sub>CC</sub> §   | Control inputs                                          | $V_{CC} = 5.5 \text{ V},$                                | One input at 3.4 V,          | Other inputs at V <sub>CC</sub> or GND |      |     | 2.5  | mA |  |
| Ci                   | Control inputs                                          | V <sub>I</sub> = 3 V or 0                                |                              |                                        |      | 4.5 |      | pF |  |
| C <sub>io(OFF)</sub> |                                                         | $V_0 = 3 \text{ V or } 0,$                               | OE = VCC                     |                                        |      | 5.5 |      | pF |  |
| ron¶                 |                                                         | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V,      | I <sub>I</sub> = 15 mA                 |      | 14  | 20   |    |  |
|                      |                                                         |                                                          | V <sub>I</sub> = 0           | I <sub>I</sub> = 64 mA                 |      | 5   | 7    | Ω  |  |
|                      |                                                         | V <sub>CC</sub> = 4.5 V                                  |                              | I <sub>I</sub> = 30 mA                 |      | 5   | 7    |    |  |
|                      |                                                         |                                                          | V <sub>I</sub> = 2.4 V,      | I <sub>I</sub> = 15 mA                 |      | 8   | 12   |    |  |

<sup>&</sup>lt;sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$  (unless otherwise noted),  $T_A = 25^{\circ}\text{C}$ .



NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

<sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51.

<sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND.

Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals.

#### switching characteristics over recommended operating free-air temperature range, C<sub>1</sub> = 50 pF (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = 5 V<br>± 0.5 V |      | UNIT |
|------------------|-----------------|----------------|-----------------------|----------------------------------|------|------|
|                  |                 |                | MIN MAX               | MIN                              | MAX  |      |
| <sub>tpd</sub> † | A or B          | B or A         | 0.35                  |                                  | 0.25 | ns   |
| t <sub>en</sub>  | ŌĒ              | A or B         | 9.3                   | 3.3                              | 8.6  | ns   |
| t <sub>dis</sub> | ŌĒ              | A or B         | 7.1                   | 2.8                              | 7.9  | ns   |

<sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).

#### PARAMETER MEASUREMENT INFORMATION **TEST** S1 **500** Ω Open Open tpd From Output GND tPLZ/tPZL 7 V **Under Test** tPHZ/tPZH Open $C_L = 50 pF$ 500 $\Omega$ (see Note A) - 3 V Output Control 1.5 V 1.5 V (low-level LOAD CIRCUIT enabling) tPZL -<sup>t</sup>PLZ Output 3.5 V 3 V Waveform 1 S1 at 7 V Input V<sub>OL</sub> + 0.3 V 1.5 V 1.5 V (see Note B) VOL 0 V tPHZ → <sup>t</sup>PLH Output Vон Waveform 2 V<sub>OH</sub> – 0.3 V 1.5 V Output 1.5 V S1 at Open 0 V VOL (see Note B) **VOLTAGE WAVEFORMS VOLTAGE WAVEFORMS** PROPAGATION DELAY TIMES **ENABLE AND DISABLE TIMES**

NOTES: A. C<sub>I</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \,\Omega$ ,  $t_f \leq$  2.5 ns.  $t_f \leq$  2.5 ns.
- D. The outputs are measured one at a time with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F. tpzL and tpzH are the same as ten.
- G. tpLH and tpHL are the same as tpd.

Figure 1. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated