SLIS097 - MARCH 2000

- DC Fan Drive Speed Control With No External Power Drive Stage Required
- 11% to 100% PWM Range Adjustable Via 0–2.5 V DC Control Voltage – Suited for Cooling Fan Applications Requiring Variable RPM to Reduce Noise and/or Increase MTBF
- Speed Control Capability With Either DC or PWM Input Signal for Greater System-Level Flexibility
- Sleep-State Mode to Eliminate External Fan ON/OFF Power Device – Suited for Cooling Fans in Instantly Available PCs
- Thermal Shutdown Protection



- High Impedance V<sub>PWM</sub> Input for Speed Control of Multiple Fans With a Single Signal
- Locked Rotor Protection (THMC40, THMC41) With Open-Drain Output Indication (THMC41)
- Open-Drain Tachometer Signal Valid Over Entire RPM Range (THMC40)
- Noise Immune Signal Conditioning to Allow Use of Low-Cost Hall Effect Position Sensor
- Patented High Efficiency Drive Topology With Integrated Low R<sub>DS(ON)</sub> LDMOS Output Drivers



# description

The THMC40 and THMC41 are 2-phase, dc brushless motor (BLM) drive and control devices intended for use with 12-Vdc cooling fans. Both devices include a high-efficiency PWM drive topology using integrated 0.5- $\Omega$  (typical) LDMOS drivers, plus a speed control input stage to provide the industry's first solution for efficient speed control *inside* dc cooling fans. This patented solution eliminates the need for power drive components on the main system board, thus reducing printed-circuit board (PCB) component count, PCB space, and assembly time. This solution also offers other advantages over the two commonly used fan speed control methods, adjustable external dc supply voltage, and adjustable external PWM drive duty cycle.

Unlike other methods which control speed external to the cooling fan, the THMC40 and THMC41 high-efficiency PWM drive stage adjusts only the level of motor phase winding power. All other circuitry inside the fan obtains power from the fixed dc voltage fan supply. This method eliminates the typical problem associated with an external dc voltage regulation method causing loss of headroom to internal control circuitry at low fan supply voltage and the resulting limitation of low-speed operation to  $\approx$ 40%. The PWM drive method employed by the THMC40 and THMC41 also reduces fan supply power consumption over the external linear regulation method, which has V×I power loss due to the voltage drop across the regulator.

An external PWM drive method disrupts power to the motor and also to all internal fan circuitry. The THM40 and THMC41 solution maintains all signal integrity with phase drive commutation and tachometer, while providing reliable low speed fan operation down to 11% PWM. This method allows fan health monitoring over the full fan speed range.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warrantly. Production processing does not necessarily include testing of all parameters.



Copyright © 2000, Texas Instruments Incorporated

#### SLIS097 – MARCH 2000

### description (continued)

The  $V_{OUT}$  duty cycle, and thus the motor speed, is proportional to the voltage present at the  $V_{PWM}$  input terminal. This terminal allows controlling the fan speed via a DAC output from an external control IC or an RC-filtered PWM output from a PC Super I/O chip.

The THMC40 and THMC41 have an internal Hall sensor amplifier and signal conditioner, global thermal shutdown, locked rotor protection, and automatic restart after a locked rotor condition. The THMC40 provides an open-drain tachometer output signal, while the THMC41 provides an open-drain locked rotor detection output signal. These devices also provide a sleep-state mode to eliminate the need for an external power component to disconnect the fan from the supply during a system sleep state or *instantly available* power down. The THMC40 and THMC41 are primarily intended for cooling fan applications that require RPM speed control and the availability of a tachometer or locked rotor detection signal.

### functional block diagram





SLIS097 - MARCH 2000

### **Terminal Functions**

| TERMIN | AL   | 10  | DESCRIPTION                                          |
|--------|------|-----|------------------------------------------------------|
| NAME   | NO.  | 1/0 | DESCRIPTION                                          |
| AGND   | 9    | Ι   | IC analog ground and substrate connection            |
| СР     | 3    | I   | External charge pump capacitor                       |
| COSC   | 1    | I/O | External oscillator capacitor                        |
| H–     | 12   | Ι   | Hall sensor negative input                           |
| H+     | 13   | Ι   | Hall sensor positive input                           |
| NC     | 6, 8 | -   | No connection                                        |
| PGND   | 7    | I   | Power ground for high-side charge pump               |
| PHA    | 11   | 0   | Low-side driver for phase A motor winding            |
| РНВ    | 10   | 0   | Low-side driver for phase B motor winding            |
| RD     | 2    | 0   | Open-drain locked rotor detection output—THMC41 only |
| TACH   | 2    | 0   | Open-drain tachometer output signal—THMC40 only      |
| VOUT   | 5    | 0   | High-side PWM driver output for motor windings       |
| VPWR   | 4    | I   | Supply voltage input                                 |
| VPWM   | 14   | Ι   | PWM duty cycle control voltage input                 |

# absolute maximum ratings over operating case temperature range (unless otherwise noted)<sup>†</sup> (see Note 1)

| Supply voltage input, VPWR                                                                         | 18 V       |
|----------------------------------------------------------------------------------------------------|------------|
| High-side driver, PWM output voltage, VOLT                                                         | 18 V       |
| Low-side drivers, phase A and B output, VPHA, VPHB                                                 | 40 V       |
| Hall sensor amplifier input voltage, $V_{H+}$ , $V_{H-}$                                           | 7 V        |
| PWM duty cycle control input voltage, V <sub>PWM</sub>                                             | 7 V        |
| Open-drain tachometer output voltage (THMC40), V <sub>TACH</sub> , or open-drain RD output voltage |            |
| (THMC41), V <sub>RD</sub>                                                                          | 7 V        |
| Oscillator capacitor voltage, V <sub>COSC</sub>                                                    | 7 V        |
| Charge pump capacitor voltage, V <sub>CP</sub>                                                     | 30 V       |
| Continuous high-side PWM output source/sink current, IOUT                                          | 1.5 A      |
| Continuous low-side PWM output sink current, IPHA, IPHB                                            | 1.5 A      |
| Junction-to-case thermal resistance, R <sub>0.IC</sub>                                             | 26.9°C/W   |
| Junction-to-ambient thermal resistance, R <sub>0,JA</sub> (see Note 2)                             | 122.3°C/W  |
| Continuous power dissipation at 25°C, P <sub>D</sub> (see Note 3)                                  | 1022 mW    |
| Power derating factor above 25°C ambient, PDFRATING (see Note 4)                                   | .18 mW/°C  |
| Operating case temperature range, T <sub>C</sub> 30                                                | °C to 80°C |
| Storage temperature range, T <sub>stg</sub>                                                        | C to 150°C |
| Maximum junction temperature, Tj                                                                   | 150°C      |
| Lead temperature (soldering, 10 sec), T <sub>LEAD</sub>                                            | 300°C      |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values are with respect to GND.

2. JEDEC low-K board with 0 LFM airflow

3. 150°C maximum junction temperature, JEDEC low-K board with 0 LFM airflow

4. 80°C maximum ambient and 150°C maximum junction temperature



SLIS097 - MARCH 2000

# dc electrical characteristics, $V_{PWR}$ = 12 V, $T_A$ = – 30°C to 80°C (unless otherwise noted)

### supply current

|        | PARAMETER            | TEST CONDITIONS                                                           | MIN | TYP | MAX | UNITS |
|--------|----------------------|---------------------------------------------------------------------------|-----|-----|-----|-------|
| VPWR   | Supply voltage range |                                                                           | 11  | 12  | 13  | V     |
|        |                      | Idle condition in locked rotor detect                                     |     | 2.5 | 5   | mA    |
| VPWR   | vpwR supply current  | $I_{LOAD} = -1 \text{ A}, V_{OUT} \text{ low, } T_A = 25^{\circ}\text{C}$ |     | 5   |     | mA    |
| ISLEEP | Sleep-state current  | $V_{PWM} \le 0.4 V$                                                       |     | 300 | 400 | μA    |

### PHA, PHB low-side phase winding driver outputs

|                     | PARAMETER                            | TEST CONDITIONS                                                   | MIN | TYP | MAX | UNITS |
|---------------------|--------------------------------------|-------------------------------------------------------------------|-----|-----|-----|-------|
| ILEAK               | PHA,PHB output leakage current       | Output = OFF, V <sub>PHx</sub> = 12 V                             |     | 0.1 | 10  | μA    |
| VOL                 | PHA, PHB low-level output voltage    | Output = ON, $I_{PHx} = 1 \text{ A}$ , $T_A = 25^{\circ}\text{C}$ |     | 0.5 | 0.6 | V     |
| R <sub>DS(ON)</sub> | PHA, PHB output ON resistance        | $Output = ON,  I_{PHX} = 1A,  T_A = 25^{\circ}C$                  |     | 0.5 | 0.6 | Ω     |
| VCLAMP              | PHA, PHB output active clamp voltage | Output = OFF, I <sub>PHx</sub> = 200 mA                           | 32  | 38  |     | V     |

### Hall sensor signal conditioning

|          | PARAMETER                               | TEST CONDITIONS              | MIN | TYP  | MAX | UNITS |
|----------|-----------------------------------------|------------------------------|-----|------|-----|-------|
| IIB(HL)  | Hall input bias current                 |                              |     | ±0.1 | ±1  | μA    |
| VICR(HL) | ICR(HL) common-mode input voltage range |                              | 1   |      | 3.5 | V     |
| VIO      | Hall comparator input offset voltage    | Over VICR(HL) = 1 V to 3.5 V | -7  | 0    | 7   | mV    |

# $V_{\mbox{OUT}}$ high-side phase winding driver output

|                     | PARAMETER                                                | TEST CONDITIONS                                                                                                                          | MIN | TYP                       | MAX                       | UNITS |
|---------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|---------------------------|-------|
| ILEAK               | VOUT output sleep-state leakage current                  | Sleep state engaged,<br>V <sub>VOUT</sub> = 0 V to V <sub>PWR</sub>                                                                      |     | ±0.1                      | ±10                       | μΑ    |
| VOH                 | V <sub>OUT</sub> high-level output voltage               | Run state, Output high<br>I∨OUT = −1 A, T <sub>A</sub> = 25°C                                                                            |     | V <sub>PWR</sub><br>- 0.4 | V <sub>PWR</sub><br>- 0.6 | V     |
| R <sub>DS(ON)</sub> | $V_{OUT}$ output high-side resistance to $V_{PWR}$       |                                                                                                                                          |     | 0.4                       | 0.6                       | Ω     |
| VRECIR              | VOUT output recirculation voltage                        | Run state, Output low                                                                                                                    |     | - 0.3                     | - 0.5                     | V     |
| RDS(ON)(SYNC)       | VOUT synchronous switch resistance to PGND               | $I_{VOUT} = -1 \text{ A}, T_A = 25^{\circ}\text{C}$                                                                                      |     | 0.3                       | 0.5                       | Ω     |
| ILIMIT              | Pulsed $V_{OUT}$ synchronous rectification current limit | Run state, V <sub>OUT</sub> =V <sub>PWR</sub> =12V,<br>V <sub>COSC</sub> > V <sub>PWM</sub> ,<br>t <sub>PULSE</sub> = 100 µs, See Note 5 | 2   | 2.6                       |                           | A     |

## CP high-side gate drive charge pump capacitor input

|           | PARAMETER                 | TEST CONDITIONS                               | MIN | TYP | MAX | UNITS |
|-----------|---------------------------|-----------------------------------------------|-----|-----|-----|-------|
| VCP       | Charge pump voltage       | $I_{VCP} = -60 \ \mu A$ , $V_{PWM} = 2.5 \ V$ | 22  | 26  |     | V     |
| VCP(UVLO) | VCP undervoltage lock-out |                                               | 6.5 | 7.6 | 8.5 | V     |

# C<sub>OSC</sub> external oscillator capacitor

|            | PARAMETER                                            | TEST CONDITIONS                           | MIN  | TYP  | MAX  | UNITS |
|------------|------------------------------------------------------|-------------------------------------------|------|------|------|-------|
| ICHARGE    | COSC charge source current                           | V <sub>COSC</sub> = 1.4 V, Charge mode    | -130 | -180 | -230 | μA    |
| IDISCHARGE | COSC discharge sink current                          | V <sub>COSC</sub> = 1.4 V, Discharge mode | 130  | 180  | 230  | μA    |
| VDISCHARGE | COSC upper threshold for switching to current sink   |                                           | 2    | 2.3  | 2.6  | V     |
| VCHARGE    | COSC lower threshold for switching to current source |                                           | 0.43 | 0.5  | 0.57 | V     |

NOTE 5: VOUT current limit, in conjunction with thermal shutdown function, provides device survivability under VOUT-to-VPWR short condition.



SLIS097 - MARCH 2000

# dc electrical characteristics, V<sub>PWR</sub> = 12 V, T<sub>A</sub> = $-30^{\circ}$ C to $80^{\circ}$ C (unless otherwise noted) (continued)

# V<sub>PWM</sub> high-side PWM duty cycle adjust input

|                         | PARAMETER                                                     | TEST CONDITIONS                 | MIN | TYP | MAX | UNITS |
|-------------------------|---------------------------------------------------------------|---------------------------------|-----|-----|-----|-------|
| IIB(PWM)                | VPWM input bias current                                       | $V_{PWM} = 0 V \text{ to } 3 V$ |     |     | ±1  | μΑ    |
| V <sub>PWM</sub> (100%) | $V_{\mbox{PWM}}$ voltage equivalent to 100% duty cycle        |                                 |     | 2.3 |     | V     |
| VSLEEP                  | $V_{\ensuremath{PWM}}$ voltage threshold to engage sleep mode |                                 | 0.6 | 0.7 |     | V     |
| VSTART                  | VPWM voltage threshold to disengage sleep mode                |                                 |     | 0.8 | 0.9 | V     |

### thermal shutdown characteristics

|                  | PARAMETER                                                      | TEST CONDITIONS                                                                               | MIN | TYP | MAX | UNITS |
|------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| T <sub>TSD</sub> | V <sub>OUT</sub> , PHA, PHB global thermal shutdown thresholds | Temperature increasing until outputs are off,<br>See Note 6                                   | 150 |     | 185 | °C    |
| THYST            | Thermal shutdown hysteresis                                    | After $T_{TSD}$ , temperature decreasing until outputs return to normal operation, See Note 6 |     | 15  |     | °C    |

# TACH Tachometer open-drain output (THMC40)

|           | PARAMETER                              | TEST CONDITIONS         | MIN | TYP | MAX | UNITS |
|-----------|----------------------------------------|-------------------------|-----|-----|-----|-------|
| ITACHLEAK | TACH high-level output leakage current | V <sub>TACH</sub> = 5 V |     | 0.1 | 1   | μΑ    |
| VOL       | TACH low-level output voltage          | ITACH = 5 mA            |     | 0.1 | 0.3 | V     |

### RD locked rotor detection open-drain output (THMC41)

|         | PARAMETER                            | TEST CONDITIONS                         | MIN | TYP | MAX | UNITS |
|---------|--------------------------------------|-----------------------------------------|-----|-----|-----|-------|
| IRDLEAK | RD high-level output leakage current | $V_{RD}$ = 5 V, Locked rotor condition  |     | 0.1 | 1   | μΑ    |
| VOL     | RD low-level output voltage          | I <sub>RD</sub> = 5 mA, No locked rotor |     | 0.1 | 0.3 | V     |

# ac electrical characteristics, $V_{PWR}$ = 12 V, $T_A$ = -30°C to 80°C (unless otherwise noted)

|                        | PARAMETER                            | TEST CONDITIONS                    | MIN TYP | MAX | UNITS |
|------------------------|--------------------------------------|------------------------------------|---------|-----|-------|
| fpwm                   | High-side gate drive PWM frequency   | C <sub>OSC</sub> = 2200 pF         | 22.7    |     | kHz   |
| <sup>t</sup> RD        | Locked rotor detect delay time       |                                    | 1       |     | S     |
| <sup>t</sup> RETRY     | Auto-restart delay time              | COSC = 2200  pr, See Figure 9      | 8       |     | S     |
| <sup>t</sup> HALL      | Hall zero-crossing deglitch time     | Soo Eiguro 2                       | 25      |     | μs    |
| <sup>t</sup> DEAD(PHx) | Dead time between phase commutations |                                    | 5       |     | μs    |
| <sup>t</sup> f(OUT)    | VOUT output fall time                |                                    | 25      |     | ns    |
| <sup>t</sup> r(OUT)    | VOUT output rise time                | $R_L = 20 \Omega$ , $L_L = 5 mH$ , | 25      |     | ns    |
| t <sub>f(PHx)</sub>    | PHA or PHB fall time                 | See Note 6                         | 1       |     | μs    |
| <sup>t</sup> r(PHx)    | PHA or PHB rise time                 |                                    | 1       |     | μs    |

NOTE 6: Design targets only. Not tested in production.



SLIS097 – MARCH 2000

# PRINCIPLES OF OPERATION

### general overview

The THMC40 and THMC41 are 2-phase dc brushless fan motor drivers with PWM speed control intended primarily for applications requiring a wide speed control range and an open-drain tachometer output signal (THMC40), or a locked rotor detection output (THMC41). The V<sub>OUT</sub> drive duty cycle, and thus fan speed, is proportional to the voltage level at the V<sub>PWM</sub> input terminal. Each device has an internal Hall sensor comparator/signal conditioner, a low power sleep-state mode, locked rotor protection with automatic restart after a locked rotor condition, and over-temperature protection. The tachometer signal (THMC40) can be used to monitor the *health* of the fan or to close an external loop based on fan RPM. The THMC40 and THMC41 provide a more efficient drive solution to fan RPM control than external linear voltage control. This solution is also considerably more efficient than controlling dc brushless fan RPM using external PWM drive.

# low-side motor phase winding driver outputs (PHA, PHB)

The PHA and PHB outputs provide low-side drive of the motor's two stator phase windings (see block diagram and Figure 1). These outputs have a typical  $R_{DS(ON)}$  of 400 m $\Omega$  at 25°C and a 1-A continuous current rating. The PHA and PHB outputs have an active flyback clamp ( $V_{ZCLAMP}$  in Figure 1) of 38 V (typical) to snub inductive energy when a phase drive switches off. The outputs also have global thermal shutdown to prevent device failure.

Drive commutation of PHA and PHB outputs is controlled according to rotor position monitored by a Hall-effect position sensor. Discussion of this function is found in the following section, and the relationship between PHA and PHB outputs to Hall input signal is shown in Figure 2.



Figure 1. Low-Side Gate Drive Block Diagram



SLIS097 - MARCH 2000

# Hall sensor comparator and signal conditioning inputs (H+, H–)

Referring to Figure 1, the THMC40 and THMC41 have an internal Hall sensor comparator allowing the use of low-cost naked Hall sense elements. The Hall signal conditioning block receives a low-level differential voltage from the naked Hall position sensor element. The comparator then implements a zero differential voltage crossing detection with a deglitch time of 25  $\mu$ s (typical) to reject noise on the Hall signal inputs. Referring to Figure 2, the PHx drive that was on (low) turns off after the 25- $\mu$ s deglitch time is reached. Then the opposite PHx drive turns on after another delay time. This 5- $\mu$ s (typical) *dead time* is implemented to prevent both phases from conducting simultaneously and to allow time for the inductive energy to be snubbed from the phase that was just turned off. The Hall comparator circuit has an input offset voltage (V<sub>IO</sub>) which is not greater than  $\pm$ 7 mV. The common-mode input voltage range is 1 V to 3.5 V (see Figure 2).



# Figure 2. Hall Sensor Signal Conditioning Waveforms

Table 1 shows PHA and PHB commutation, and TACH output (THMC40) functionality:

|--|

| H+ | H– | PHA        | РНВ        | TACH<br>(THMC40) |  |
|----|----|------------|------------|------------------|--|
| +  | -  | High (OFF) | Low (ON)   | High (OFF)       |  |
| -  | +  | Low (ON)   | High (OFF) | Low (ON)         |  |



#### SLIS097 – MARCH 2000

# high-side PWM output driver (VOUT)

Referring to Figure 3, V<sub>OUT</sub> is a drive output to provide PWM controlled power to the common node of the motor phase windings using an internally generated PWM signal. The PWM duty cycle controls the effective drive power to the motor, and thus motor speed. The high-side V<sub>OUT</sub> DMOS output transistor has a typical R<sub>DS(ON)</sub> of 400 m $\Omega$  at 25°C and a 1-A continuous current.





The frequency of the PWM drive (typically 23 kHz) is such that the L/R time constant of the motor phase winding filters the current. Referring to Figure 4, during the on-time ( $t_{ON}$ ) of a PWM period,  $V_{OUT}$  is driven high forcing voltage across a phase winding and increasing the current. During  $t_{OFF}$ , PWM off-time, the  $V_{OUT}$  high-side DMOS is switched off, the phase winding inductive energy is recirculated, and the current decreases. To minimize the voltage drop and the resulting energy loss during recirculation, a low-side DMOS synchronous switch is provided, as shown in Figure 3. This low-side DMOS device has a 2-A minimum current limit to prevent device failures should a solder bridge occur between the adjacent  $V_{PWR}$  and  $V_{OUT}$  terminals.



Figure 4. Motor Current Waveform

The V<sub>OUT</sub> circuit is protected by the global thermal shutdown of the THMC40 and THMC41 by turning off both the high-side and low-side DMOS drivers when an over-temperature condition is detected. V<sub>OUT</sub> is also held off when the charge-pump voltage (V<sub>CP</sub>) is lower than its undervoltage lock-out threshold, V<sub>CP(UVLO)</sub>.



# charge pump (CP)

THMC40 and THMC41 have an internal charge pump which utilizes an external reservoir capacitor (CP) to generate the gate-drive voltage for the  $V_{OUT}$  output high-side DMOS transistor (see Figure 3). The recommended value for CP is 0.1  $\mu$ F, with a minimum rating of 35 WVdc. The charge pump is disabled during the sleep state (see the sleep/run state section) to minimize current consumption into  $V_{PWR}$ . The charge pump also incorporates internal undervoltage lockout detection used to disable  $V_{OUT}$  when the charge pump voltage does not have an adequate level above  $V_{PWR}$  to fully drive the high-side DMOS gate. Thus, the  $V_{CP}$  (UVLO), in conjunction with the charge pump start-up time, delays the  $V_{OUT}$  drive for a short time after the device has transitioned from sleep to run state, until the charge pump voltage reaches the UVLO threshold.

# PWM oscillator/triangle waveform generator (COSC)

The PWM oscillator uses source and sink currents switched into an external capacitor ( $C_{OSC}$ ) to set the PWM frequency and generate a triangle waveform. A PWM oscillator cycle consists of charging  $C_{OSC}$  with a constant current source (–180  $\mu$ A typical) until the  $C_{OSC}$  voltage ramps up to an upper threshold (2.3 V typical), and then discharging  $C_{OSC}$  with a constant current sink (180  $\mu$ A typical) until the  $C_{OSC}$  voltage ramps down to a lower threshold (0.5 V typical). The charge/discharge cycle is repeated each time the 2.3-V or 0.5-V threshold is reached (see Figure 5).



# Figure 5. PWM Triangle Waveform Generator

The following equation can be used to calculate the value of COSC needed for a desired PWM frequency, fPWM:

 $C_{OSC(max)} = \frac{I_{CHARGE(min)}}{2 \times f_{PWM(min)} \times \left(V_{DISCHARGE} - V_{CHARGE}\right)}$ 



#### SLIS097 – MARCH 2000

### PWM duty cycle control voltage (V<sub>PWM</sub>) - dc control voltage input

The voltage at the V<sub>PWM</sub> terminal determines the PWM duty cycle of the output (V<sub>OUT</sub>) to control drive power to the fan motor, and thus control fan speed (see Figures 3 and 6). The V<sub>PWM</sub> voltage is internally compared against the 0.5-V to 2.3-V triangle waveform generated on the C<sub>OSC</sub> terminal. The PWM signal output from this comparator has a duty cycle proportional to the voltage at V<sub>PWM</sub>, as shown in Figure 6. The output of this comparator is used as the PWM input to the V<sub>OUT</sub> drive stage.



Figure 6. Relationship of V<sub>OUT</sub> Duty Cycle, V<sub>START</sub>, and V<sub>SLEEP</sub> vs V<sub>PWM</sub> Input Voltage

# PWM duty cycle control voltage (V<sub>PWM</sub>) – digital PWM control input

To allow control of the THMC40 and THMC41 by either a PWM or a dc input control signal, it is recommended that the fan manufacturer includes a 100-k $\Omega$ , 0.1- $\mu$ F RC filter between the speed control wire and the V<sub>PWM</sub> terminal (see Figure 7). This method allows the end user to control the fan speed with either a PWM signal or a dc control voltage. Many PC Super I/O ICs and hardware monitoring ICs provide one of the two fan speed control outputs. Therefore, fans with THMC40 and THMC41 ICs can be used with a wide variety of control schemes to provide variable fan speed without an external fan drive power stage.



<sup>†</sup> Optional resistors control fan operation with open speed control input.

Figure 7. PWM Input Control With RC Filter Inside the Cooling Fan



SLIS097 - MARCH 2000

# PWM duty cycle control voltage (V<sub>PWM</sub>) – digital PWM control input (continued)

Figure 8 illustrates the relationship between  $V_{OUT}$  output duty-cycle and a 0–3.3-V digital PWM input control signal.



Figure 8. Relationship of V<sub>OUT</sub> Duty Cycle, V<sub>SLEEP</sub>, V<sub>START</sub> vs 0–3.3 V PWM Input Duty Cycle

### sleep/run state

Sleep-state and run-state modes are provided, as illustrated in Figures 6 and 8. The sleep state is intended to minimize  $V_{PWR}$  (fan) supply current requirements (300 µA typical) when cooling fan operation is not required. This feature is especially beneficial for PC OEMs needing to meet the *instantly available* PC requirements without the use of additional external circuitry.

The sleep state is engaged when the V<sub>PWM</sub> input voltage is below the V<sub>SLEEP</sub> threshold (0.7 V typical, 11.1% duty cycle). During the sleep state, all output drivers are turned off and any unused circuits are powered down to minimize current drain. Once sleep state is engaged, V<sub>PWM</sub> must exceed the V<sub>START</sub> threshold (0.8 V typical, 17% duty cycle) to disable the sleep state and enter the run state, allowing the motor to be driven. Once the run state is engaged, outputs V<sub>OUT</sub>, PHA, and PHB are active and the V<sub>PWM</sub> voltage can be decreased to obtain minimum fan speed down to the V<sub>SLEEP</sub> threshold. This procedure allows the user to overcome initial motor stiction with a PWM duty cycle of 17% to avoid the possibility of false locked rotor detection during initial start-up. See Figure 6 for the V<sub>PWM</sub> input voltage relationship to sleep mode and V<sub>OUT</sub> duty cycle.

A control device with a voltage range of 0 V to 2.5 V is recommended to provide the adjustable  $V_{PWM}$  reference voltage to the THMC40 and THMC41. A 2.5-V DAC is an optimal choice as the controlling circuitry, whether as a stand-alone device, or as an integrated function in a multiple-function device. Using a control device without a minimum 0.5-V to 2.3-V range reduces the RPM control range of the fan motor and may not allow duty-cycle settings of 0% and/or 100%.

## thermal shutdown

The THMC40 and THMC41 provide protection against excessive device temperature with a thermal sensor that monitors the die temperature. Should some operating or abnormal condition cause the die temperature to exceed  $T_{TSD}$ , the thermal shutdown threshold (165°C typical), all output drivers are turned off. Once  $T_{TSD}$  has been exceeded, the die temperature must fall below a hysteresis temperature (typical  $T_{TSD}$ –15°C) before the output drivers are re-enabled.



#### SLIS097 – MARCH 2000

#### locked rotor protection

An internal digital timer monitors the output of the Hall sensor amplifier. When a change in commutation state is not observed within one second (typical with 2200 pF  $C_{OSC}$ ), the  $V_{OUT}$ , PHA, and PHB outputs are disabled for eight seconds (typical with 2200 pF  $C_{OSC}$ ). After the outputs have been disabled for eight seconds (typical with 2200 pF  $C_{OSC}$ ), the THMC40 and THMC41 re-enable the  $V_{OUT}$ , PHA, and PHB outputs to automatically restart the motor after a locked rotor condition. If the locked rotor condition still exists, the above process repeats itself until the condition is removed, or the THMC40 and THMC41 are powered down (see Figure 9).

**NOTE:** The locked rotor detection time and auto-retry time are proportional to the PWM frequency, and therefore to the value of  $C_{OSC}$ . With a  $C_{OSC}$  value of 2200 pF, the PWM frequency is typically 22.7 kHz, locked rotor detection time is typically one second, and auto-retry time is typically eight seconds.







SLIS097 - MARCH 2000

### open-drain tachometer output (TACH)-THMC40 Only

The THMC40 TACH output is an open-drain output activated by the Hall sensor comparator output (see Figure 9). When the Hall sensor comparator output is high, the TACH output floats high. When the Hall sensor amplifier output is low, the TACH output is pulled low. The resulting output signal has two pulses per revolution on a four-pole motor.

The TACH output can be used to monitor and measure actual fan speed. This output can also be used as part of a closed-loop speed control system.

#### NOTE:

It is recommended that the fan manufacturer not place a pullup resistor for this terminal on the fan circuit board. Leaving the output as open-drain allows the end user to pull up this terminal with an external resistor to the supply voltage of their choice (that is, 3.3 V or 5 V).

# open-drain locked rotor detection output-THMC41 only

The THMC41 RD output is an open-drain output pulled low during normal fan operation and allowed to float during a locked rotor condition (see Figure 9). This signal can be used to alert the system of a locked rotor condition.

The RD output can also be used as a *fan present* or *fan OK* signal by using a general-purpose input terminal on a PC Super I/O chip to detect the logic state of this terminal. When this input is high, the signal indicates that the fan has been disconnected or is in a locked rotor condition.

#### NOTE:

It is recommended that the fan manufacturer not place a pullup resistor for this terminal on the fan circuit board. Leaving the output as open-drain allows the end user to pull up this terminal with an external resistor to the supply voltage of their choice (that is, 3.3V or 5V).

### supply voltage input (VPWR)

The V<sub>PWR</sub> terminal serves as the voltage supply input to the THMC40 and THMC41. A 0.1- $\mu$ F bypass capacitor should be placed as close to this terminal as the layout permits. Additional bulk capacitance of 2.2  $\mu$ F to 10  $\mu$ F on this terminal is highly recommended to reduce current spikes on the supply line during motor commutation, thus reducing radiated emissions from the fan. See Application Information for further details.



SLIS097 – MARCH 2000



**APPLICATION INFORMATION** 

<sup>†</sup> Optional resistors control fan operation with open speed control input.

<sup>‡</sup> An analog ground trace should be connected close to the ground connection of C4 and C5.

NOTE: Traces in bold handle highest current.





SLIS097 - MARCH 2000



**APPLICATION INFORMATION** 

<sup>†</sup> Optional resistors control fan operation with open speed control input.

<sup>‡</sup> An analog ground trace should be connected close to the ground connection of C4 and C5.

NOTE: Traces in bold handle highest current.

Figure 11. THMC41 Application Schematic



SLIS097 – MARCH 2000

## **MECHANICAL DATA**

# D (R-PDSO-G\*\*)

PLASTIC SMALL-OUTLINE PACKAGE





NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-012



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated