- 10-Bit Resolution 30 MSPS Analog-to-Digital Converter:
- Configurable Input Functions:
- Single-Ended
- Single-Ended With Analog Clamp
- Single-Ended With Programmable Digital Clamp
- Differential
- Built-in Programmable Gain Amplifier (PGA)
- Differential Nonlinearity: $\pm 0.3$ LSB
- Signal-to-Noise: 56 dB
- Spurious Free Dynamic Range: 60 dB
- Adjustable Internal Voltage Reference
- Straight Binary/2s Complement Output
- Out-of-Range Indicator
- Power-Down Mode

28-PIN TSSOP/SOIC PACKAGE (TOP VIEW)


## description

The THS1031 is a CMOS, low power, 10 -bit, 30 MSPS analog-to-digital converter (ADC) that can operate with a supply range from 2.7 V to 3.3 V . The THS1031 has been designed to give circuit developers more flexibility. The analog input to the THS1031 can be either single-ended or differential. This device has a built-in clamp amplifier whose clamp input level can be selected from an external dc source or from an internal high-precision 10-bit digital clamp level programmable via an internal CLAMP register. A 3-bit PGA is included to maintain SNR for small signal. The THS1031 provides a wide selection of voltage reference to match the user's design requirements. For more design flexibility, the internal reference can be bypassed to use an external reference to suit the dc accuracy and temperature drift requirements of the application. The out-of-range output is used to monitor any out-of-range condition in THS1031's input range. The format of digital output can be coded in either straight binary or 2 s complement.
The speed, resolution, and single-supply operation of the THS1031 are suited for applications in set-top-box (STB), video, multimedia, imaging, high-speed acquisition, and communications. The built-in clamp function allows dc restoration of video signal and is suitable for video application. The speed and resolution ideally suit charge-couple device (CCD) input systems such as color scanners, digital copiers, digital cameras, and camcorders. A wide input voltage range between REFBS and REFTS allows the THS1031 to be applied in both imaging and communications systems

The THS1031I is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.
AVAILABLE OPTIONS

| $\mathbf{T}_{\mathbf{A}}$ | PACKAGED DEVICES |  |
| :---: | :---: | :---: |
|  | 28-TSSOP (PW) | 28-SOIC (DW) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | THS1031CPW | THS1031CDW |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | THS1031IPW | THS1031IDW |

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

THS1031
2.7 V - $5.5 \mathrm{~V}, 10-\mathrm{BIT}, 30 \mathrm{MSPS}$

CMOS ANALOG-TO-DIGITAL CONVERTER
SLAS242A - NOVEMBER 1999 - REVISED JANUARY 2000
functional block diagram


## Terminal Functions

|  |  |  |  |
| :---: | :---: | :---: | :---: |
| NAME | NO. |  | ESCRIPTIO |
| AGND | 1 | I | Analog ground |
| AIN | 27 | I | Analog input |
| $\mathrm{AV}_{\text {DD }}$ | 28 | I | Analog supply |
| CLAMP | 19 | I | HI to enable CLAMP mode, LO to disable CLAMP mode |
| CLAMPIN | 20 | 1 | Connect to an external analog clamp reference input. |
| CLK | 15 | 1 | Clock input |
| DGND | 14 | I | Digital ground |
| DV ${ }_{\text {DD }}$ | 2 | I | Digital driver supply |
| $\begin{array}{\|l\|} \hline \text { I/O0 } \\ \text { I/O1 } \\ \text { I/O2 } \\ \text { I/O3 } \\ \text { I/O4 } \\ \text { I/O5 } \\ \text { I/O6 } \\ \text { I/O7 } \\ \text { I/O8 } \\ \text { I/O9 } \end{array}$ | $\begin{gathered} \hline 3 \\ 4 \\ 5 \\ 6 \\ 6 \\ 7 \\ 8 \\ 9 \\ 10 \\ 11 \\ 12 \end{gathered}$ | I/O | Digital I/O bit 0 (LSB) <br> Digital I/O bit 1 <br> Digital I/O bit 2 <br> Digital I/O bit 3 <br> Digital I/O bit 4 <br> Digital I/O bit 5 <br> Digital I/O bit 6 <br> Digital I/O bit 7 <br> Digital I/O bit 8 <br> Digital I/O bit 9 (MSB) |
| MODE | 23 | I | Mode input |
| $\overline{\mathrm{OE}}$ | 16 | 1 | HI to the 3-state data bus, LO to enable the data bus |
| OVR | 13 | 0 | Out-of-range indicator |
| REFBS | 25 | 1 | Reference bottom sense |
| REFBF | 24 | I | Reference bottom decoupling |
| REFSENSE | 18 | 1 | Reference sense |
| REFTF | 22 | I | Reference top decoupling |
| REFTS | 21 | I | Reference top sense |
| $\mathrm{V}_{\text {REF }}$ | 26 | I/O | Internal and external reference for ADC |
| WR | 17 | I | Write strobe goes HI to write data value D0:D9 to the internal registers. |

THS1031
$2.7 \mathrm{~V}-5.5 \mathrm{~V}, 10-\mathrm{BIT}, 30 \mathrm{MSPS}$
CMOS ANALOG-TO-DIGITAL CONVERTER
SLAS242A - NOVEMBER 1999 - REVISED JANUARY 2000
absolute maximum ratings over operating free-air temperature (unless otherwise noted) $\dagger$

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
recommended operating conditions
digital inputs

|  | MIN | NOM |
| :--- | ---: | :---: |
| High-level input voltage, $\mathrm{V}_{\mathrm{IH}}$ | 2.4 | MAX |
| UNIT |  |  |
| Low-level input voltage, $\mathrm{V}_{\mathrm{IL}}$ |  | $\mathrm{V}_{1}$ |

analog inputs

|  | MIN | NOM MAX | UNIT |
| :---: | :---: | :---: | :---: |
| Analog input voltage, $\mathrm{V}_{\mathrm{I}}(\mathrm{AIN})$ | REFBS | REFTS | V |
| Reference input voltage, $\mathrm{V}_{\text {I }}$ (VREF) | 1 | 2 | V |
| Reference input voltage, $\mathrm{V}_{1}$ (REFTS) | 1 | $\mathrm{AV}_{\text {DD }}$ | V |
| Reference input voltage, $\mathrm{V}_{1}$ (REFBS) | 0 | $\mathrm{AV}_{\mathrm{DD}}{ }^{-1}$ | V |
| Clamp input voltage, $\mathrm{V}_{\text {I(CLAMPIN }}$ ) | REFBS | REFTS | V |

power supply

|  |  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | Maximum sampling rate $=30 \mathrm{MSPS}$ | $\mathrm{AV}_{\mathrm{DD}}$ | 2.7 | 3 | 5.5 | V |
|  |  | DV ${ }_{\text {DD }}$ | 2.7 | 3 | 5.5 |  |

REFTS, REFBS reference voltages $\left(M O D E=A V_{D D}\right)$

| PARAMETER | MIN | TYP | MAX |
| :--- | :--- | :---: | :---: |
| REFTS | Reference input voltage (top) | 1 | $\mathrm{AV}_{\mathrm{DD}}$ |
| REFBS | Reference input voltage (bottom) | 0 | $\mathrm{AV}_{\mathrm{DD}}-1$ |
|  | Differential input (REFTS - REFBS) | 1 | V |
| Switched input capacitance on REFTS | 2 | V |  |
| Switched input capacitance on REFBS | 0.6 | pF |  |

sampling rate and resolution

|  | PARAMETER | MIN | NOM |
| :--- | ---: | ---: | ---: |
| Ms | 5 | MAX | UNIT |
| Resolution | 30 | MHz |  |

electrical characteristics, $\mathrm{AV}_{\mathrm{DD}}=3 \mathrm{~V}, \mathrm{DV}$ DD $=3 \mathrm{~V}, \mathrm{Fs}=30 \mathrm{MSPS} / 50 \%$ duty cycle, $\mathrm{MODE}=A \mathrm{~V}_{\mathrm{DD}}, 2 \mathrm{~V}$ input span from 0.5 V to 2.5 V , external reference, $\mathrm{PGA}=1 \mathrm{X}, \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ (unless otherwise noted)
analog inputs

| PARAMETER |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{I} \text { (AIN) }}$ | Analog input voltage | REFBS |  | REFTS | V |
| $\mathrm{C}_{1}$ | Switched input capacitance |  | 1.2 |  | pF |
| FPBW | Full power BW (-3 dB) |  | 150 |  | MHz |
|  | DC leakage current (input $= \pm$ FS $)$ |  | 100 |  | $\mu \mathrm{A}$ |

REFTF, REFBF reference voltages

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Differential input (REFTF - REFBF) |  |  | 1 |  | 2 | V |
| Input common mode (REFTF + REFBF)/2 |  | $A V_{D D}=3 \mathrm{~V}$ | 1.3 | 1.5 | 1.7 | V |
|  |  | $\mathrm{AV}_{\mathrm{DD}}=5 \mathrm{~V}$ | 2 | 2.5 | 3 |  |
| REFTF (MODE $=$ AV ${ }_{\text {DD }}$ ) | $V_{\text {REF }}=1 \mathrm{~V}$ | $A V_{D D}=3 \mathrm{~V}$ |  | 2 |  | V |
|  |  | $\mathrm{AV}_{\mathrm{DD}}=5 \mathrm{~V}$ |  | 3 |  |  |
|  | $V_{\text {REF }}=2 \mathrm{~V}$ | $A V_{D D}=3 \mathrm{~V}$ |  | 2.5 |  | V |
|  |  | $\mathrm{AV}_{\mathrm{DD}}=5 \mathrm{~V}$ |  | 3.5 |  |  |
| REFBF (MODE $=A V_{\text {DD }}$ ) | $\mathrm{V}_{\mathrm{REF}}=1 \mathrm{~V}$ | $A V_{D D}=3 \mathrm{~V}$ |  | 1 |  | V |
|  |  | $\mathrm{AV}_{\mathrm{DD}}=5 \mathrm{~V}$ |  | 0.5 |  |  |
|  | $V_{\text {REF }}=2 \mathrm{~V}$ | $A V_{\text {DD }}=3 \mathrm{~V}$ |  | 2 |  | V |
|  |  | $\mathrm{AV}_{\mathrm{DD}}=5 \mathrm{~V}$ |  | 1.5 |  |  |
| Input resistance between REFTF and REFBF |  |  |  | 600 |  | $\Omega$ |

## $\mathrm{V}_{\text {REF }}$ reference voltages

| PARAMETER | MIN | TYP |
| :--- | ---: | :---: |
| Internal 1 V reference (REFSENSE $\left.=\mathrm{V}_{\text {REF }}\right)$ | 0.95 | 1 |
| Internal 2 V reference (REFSENSE $=\mathrm{AV}$ SS $)$ | 1.05 | V |
| External reference (REFSENSE $\left.=\mathrm{AV}_{\mathrm{DD}}\right)$ | 1.90 | 2 |
| Reference input resistance | 2.10 | V |
|  | 1 | 2 |

dc accuracy

|  | PARAMETER | MIN | TYP |
| :--- | :--- | ---: | ---: |
| INL | Integral nonlinearity | UNIT |  |
| DNL | Differential nonlinearity | $\pm 1$ | $\pm 2$ |
|  | LSB |  |  |
| Offset error | $\pm 0.3$ | $\pm 1$ | LSB |
| Gain error | 0.4 | 1.4 | $\%$ FSR |
| Missing code | 1.4 | 3.5 | $\% F S R$ |

THS1031
$2.7 \mathrm{~V}-5.5 \mathrm{~V}, 10-\mathrm{BIT}, 30 \mathrm{MSPS}$
CMOS ANALOG-TO-DIGITAL CONVERTER
SLAS242A - NOVEMBER 1999 - REVISED JANUARY 2000
electrical characteristics, $A V_{D D}=3 \mathrm{~V}, \mathrm{DV}$ DD $=3 \mathrm{~V}, \mathrm{Fs}=30 \mathrm{MSPS} / 50 \%$ duty cycle, $\mathrm{MODE}=A V_{D D}, 2 \mathrm{~V}$ input span from 0.5 V to 2.5 V , external reference, $\mathrm{PGA}=1 \mathrm{X}, \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ (unless otherwise noted) (continued)
dynamic performance (ADC and PGA)

|  | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ENOB | Effective number of bits | $\mathrm{f}=3.5 \mathrm{MHz}$ | 8.2 | 9 | Bits |
|  |  | $\mathrm{f}=3.5 \mathrm{MHz}, \mathrm{AV}_{\mathrm{DD}}=5 \mathrm{~V}$ |  | 8.8 |  |
|  |  | $\mathrm{f}=15 \mathrm{MHz}$ |  | 7.7 |  |
|  |  | $\mathrm{f}=15 \mathrm{MHz}, \mathrm{AV}_{\mathrm{DD}}=5 \mathrm{~V}$ |  | 7.64 |  |
| SFDR | Spurious free dynamic range | $\mathrm{f}=3.5 \mathrm{MHz}$ | 55 | 60 | dB |
|  |  | $\mathrm{f}=3.5 \mathrm{MHz}, \mathrm{AV}_{\text {DD }}=5 \mathrm{~V}$ |  | 63 |  |
|  |  | $\mathrm{f}=15 \mathrm{MHz}$ |  | 48 |  |
|  |  | $\mathrm{f}=15 \mathrm{MHz}, \mathrm{AV}_{\mathrm{DD}}=5 \mathrm{~V}$ |  | 52.4 |  |
| THD | Total harmonic distortion | $\mathrm{f}=3.5 \mathrm{MHz}$ |  | -58.2 -54.7 | dB |
|  |  | $\mathrm{f}=3.5 \mathrm{MHz}, \mathrm{AV}_{\mathrm{DD}}=5 \mathrm{~V}$ |  | -68.7 |  |
|  |  | $\mathrm{f}=15 \mathrm{MHz}$ |  | -47 |  |
|  |  | $\mathrm{f}=15 \mathrm{MHz}, \mathrm{AV}_{\mathrm{DD}}=5 \mathrm{~V}$ |  | -51.9 |  |
| SNR | Signal-to-noise | $\mathrm{f}=3.5 \mathrm{MHz}$ | 51.2 | 56 | dB |
|  |  | $\mathrm{f}=3.5 \mathrm{MHz}, \mathrm{AV}_{\text {DD }}=5 \mathrm{~V}$ |  | 55 |  |
|  |  | $f=15 \mathrm{MHz}$ |  | 53 |  |
|  |  | $\mathrm{f}=15 \mathrm{MHz}, \mathrm{AV}_{\mathrm{DD}}=5 \mathrm{~V}$ |  | 49.3 |  |
| SINAD | Signal-to-noise and distortion | $\mathrm{f}=3.5 \mathrm{MHz}$ | 51.1 | 56 | dB |
|  |  | $\mathrm{f}=3.5 \mathrm{MHz}, \mathrm{AV}_{\text {DD }}=5 \mathrm{~V}$ |  | 55 |  |
|  |  | $\mathrm{f}=15 \mathrm{MHz}$ |  | 48.1 |  |
|  |  | $\mathrm{f}=15 \mathrm{MHz}, \mathrm{AV}_{\mathrm{DD}}=5 \mathrm{~V}$ |  | 47.7 |  |

PGA

| PARAMETER | MIN | TYP |
| :--- | :---: | :---: |
| Gain range (linear scale) | 0.5 |  |
| Gain step size (linear scale) |  | 4 |
| Uain error from nominal | 0.5 |  |
| Number of control bits | $3 \%$ |  |

clamp DAC

| PARAMETER | MIN | TYP | MAX |
| :--- | :---: | :---: | :---: |

electrical characteristics, $A V_{D D}=3 \mathrm{~V}, \mathrm{DV}$ DD $=3 \mathrm{~V}, \mathrm{Fs}=30 \mathrm{MSPS} / 50 \%$ duty cycle, $\mathrm{MODE}=A \mathrm{~V}_{\mathrm{DD}}, 2 \mathrm{~V}$ input span from 0.5 V to 2.5 V , external reference, $\mathrm{PGA}=1 \mathrm{X}, \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ (unless otherwise noted) (continued)
clock

| PARAMETER |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {t }}$ CK | Clock period | 33 |  |  | ns |
| ${ }^{\text {t CKH }}$ | Pulse duration, clock high | 15 | 16.5 |  | ns |
| ${ }^{\text {t CKL }}$ | Pulse duration, clock high | 15 | 16.5 |  | ns |
| $\mathrm{t}_{\mathrm{d}}$ | Clock to data valid |  |  | 25 | ns |
|  | Pipeline latency |  | 3 |  | Cycles |
| ${ }^{\text {(ap) }}$ | Aperture delay |  | 4 |  | ns |
|  | Aperture uncertainty (jitter) |  | 2 |  | ps |

timing

| PARAMETER |  | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| t(PZ) | Output disable to high-Z output | 0 | 20 | ns |
| t(DEN) | Output enable to output valid | 0 | 20 | ns |
| t(OEW) | Output disable to write enable | 12 |  | ns |
| t(WOE) | Output disable to write enable | 12 |  | ns |
| t(WP) | Write pulse | 15 |  | ns |
| t(DS) | Input data setup time | 5 |  | ns |
| t(DH) | Input data hold time | 5 |  | ns |

power supply

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICC | Operating supply current | $\mathrm{AV}_{\mathrm{DD}}=3 \mathrm{~V}, \mathrm{MODE}=\mathrm{AGND}$ |  | 30.6 | 45 | mA |
| PD | Power dissipation | $\mathrm{AV}_{\mathrm{DD}}=\mathrm{DV}_{\mathrm{DD}}=3 \mathrm{~V}$ |  | 94 | 135 | mW |
|  |  | $\mathrm{AV}_{\mathrm{DD}}=\mathrm{DV}_{\mathrm{DD}}=5 \mathrm{~V}$ |  | 160 |  |  |
| PD(STBY) | Standby power | $A V_{D D}=V_{D D}=3 \mathrm{~V}, \mathrm{MODE}=\mathrm{AGND}$ |  | 3 | 5 | mW |

## PARAMETER MEASUREMENT INFORMATION



NOTE A: All timing measurements are based on $50 \%$ of edge transition.
Figure 1. Write Timing Diagram


NOTE A: All timing measurements are based on $50 \%$ of edge transition.
Figure 2. Digital Output Timing Diagram

## TYPICAL CHARACTERISTICS

POWER DISSIPATION
VS
SAMPLING FREQUENCY


Figure 3

EFFECTIVE NUMBER OF BITS
vs
TEMPERATURE


Figure 4

## TYPICAL CHARACTERISTICS

EFFECTIVE NUMBER OF BITS
VS
FREQUENCY


Figure 5
EFFECTIVE NUMBER OF BITS
vs
FREQUENCY


Figure 6

## TYPICAL CHARACTERISTICS

EFFECTIVE NUMBER OF BITS
VS
FREQUENCY


Figure 7
DIFFERENTIAL NONLINEARITY
Vs
INPUT CODE


Figure 8

## TYPICAL CHARACTERISTICS

INTEGRAL NONLINEARITY
vs
INPUT CODE


Figure 9


Figure 10

## PRINCIPLES OF OPERATION

Table 1. Mode Selection

| MODES | ANALOG INPUT | INPUT SPAN | MODE PIN | REFSENSE PIN | VREF PIN | REFTS PIN | REFBS PIN | FIGURE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Top/bottom | AIN | 1 V | AV ${ }_{\text {DD }}$ | Short together |  |  | AGND | 8,15 |
|  | AIN | 2 V | $A V_{\text {DD }}$ | AGND | Short together |  | AGND | 9, 16 |
|  | AIN | $1+\mathrm{R}_{\mathrm{a}} / \mathrm{R}_{\mathrm{b}}$ | AV ${ }_{\text {D }}$ | Mid $\mathrm{R}_{\mathrm{a}}$ \& $\mathrm{R}_{\mathrm{b}}$ | Short together to $\mathrm{Ra}_{\mathrm{a}}$ |  | AGND | 10, 15, 16 |
|  | AIN | External $\mathrm{V}_{\text {REF }}$ | $\mathrm{AV}_{\mathrm{DD}} / 2$ | $A V_{\text {DD }}$ | External | NC | AGND | 10, 15, 16 |
| Center span | AIN | 1 V | $\mathrm{AV}_{\mathrm{DD}} / 2$ | Short together |  | Short together to the common mode voltage |  | 8, 14 |
|  | AIN | 2 V | $\mathrm{AV}_{\mathrm{DD}} / 2$ | AGND | NC |  |  | 9, 14 |
|  | AIN | $1+\mathrm{R}_{\mathrm{a}} / \mathrm{R}_{\mathrm{b}}$ | $\mathrm{AV}_{\mathrm{DD}} / 2$ | Mid $\mathrm{Ra}_{\mathrm{a}}$ \& $\mathrm{R}_{\mathrm{b}}$ | $\mathrm{R}_{\mathrm{a}}$ |  |  | 10, 14 |
|  | AIN | $V_{\text {REF }}$ | $\mathrm{AV}_{\mathrm{DD}} / 2$ | AV ${ }_{\text {DD }}$ | External |  |  | 11, 14 |
| External reference | AIN | 2 V max | AGND | See Note 1 | See Note 1 | Voltage (REFTS-R | $\begin{aligned} & \text { supply } \\ & =2 \mathrm{~V} \text { max } \end{aligned}$ | 12, 13 |
| Differential input | AIN is input 1 REFTS \& REFBS are shorted together for input 2 | 1 V | $\mathrm{AV}_{\mathrm{DD}} / 2$ | Short together |  | Short together $\mathrm{AV}_{\mathrm{DD}} / 2$ |  | 17 |
|  |  | 2 V | $\mathrm{AV}_{\mathrm{DD}} / 2$ | AGND | NC |  |  |  |
|  |  | $\mathrm{V}_{\text {REF }}$ | $\mathrm{AV}_{\mathrm{DD}} / 2$ | $\mathrm{AV}_{\mathrm{DD}}$ | External |  |  |  |

NOTE 1: In external reference mode, $V_{\text {REF }}$ can be available for external use with CENTER SPAN setup.

## reference operations

## $\mathrm{V}_{\text {REF-pin }}$ reference

The voltage reference sources on the $\mathrm{V}_{\text {REF }}$ pin are controlled by the REFSENSE pin as shown in Table 2.
Table 2. $\mathrm{V}_{\text {REF }}$ Reference Selection

| REFSENSE | $\mathrm{V}_{\text {REF }}$ |
| :--- | :--- |
| AGND | 2 V |
| AV | The internal reference is disabled and an external reference should be connected to $\mathrm{V}_{\mathrm{REF}}$ |
| Short to $\mathrm{V}_{\mathrm{REF}}$ | 1 V |
| Connect to $\mathrm{R}_{\mathrm{a}} / \mathrm{R}_{\mathrm{b}}$ | $1+\mathrm{Ra}_{\mathrm{a}} / \mathrm{R}_{\mathrm{b}}$ |

## PRINCIPLES OF OPERATION

## reference operations (continued)

- 1-V reference: The internal reference may be set to 1 V by connecting REFSENSE to $\mathrm{V}_{\text {REF }}$.


Figure 11. $\mathrm{V}_{\text {REF }}$ 1-V Reference Mode

- 2-V reference: The internal reference may be set to 2 V by connecting REFSENSE to AGND.


Figure 12. VREF 2-V Reference Mode

## PRINCIPLES OF OPERATION

## reference operations (continued)

- External divider: The internal reference can be set to a voltage between 1 V and 2 V by adding external resistors.


Figure 13. V REF External Divider Reference Mode

- External reference: The internal reference may be overridden by using an external reference. This condition is met by connecting REFSENSE to $A V_{D D}$ and an external reference circuit to the $V_{\text {REF }}$ pin.


Figure 14. VREF External Reference Mode

## PRINCIPLES OF OPERATION

## reference operations (continued)

## ADC reference

The MODE pin is used to select the reference source for the ADC.

- Internal ADC Reference: Connect the MODE pin to AV DD $^{\text {to use the reference source for ADC generated }}$ on the $V_{\text {REF }}$ pin. (See $V_{\text {REF }}$ REFERENCE described in Table 2) such that (REFTF-REFBF) $=V_{\text {REF }}$ and (REFTF+REFBF)/2 is set to a voltage for optimum operation of the ADC (near $\mathrm{AV}_{\mathrm{DD}} / 2$ ).
- External ADC Reference: To supply an external reference source to the ADC, connect the MODE pin to AGND. An external reference source should be connected to REFTF/REFTS and REFBF/REFBS. MODE = AGND closes internal switches to allow a Kelvin connection through REFTS/REFBS, and disables the on-chip amplifiers which drive on to the ADC references. Differential input is not supported


## analog input mode

## single-ended input

The single-ended input can be configured to work with either an external ADC reference or internal ADC reference.

- External ADC Reference Mode: A single-ended analog input is accepted at the AIN pin where the input signal is bounded by the voltages on the REFTS and REFBS pins. Figure 15 shows an example of applying external reference to REFTS and REFBS pins in which REFTS is connected to the low-impedance 2-V source and REFBS is connected to the low-impedance 2-V source. REFTS and REFBS may be driven to any voltage within the supply as long as the difference (REFTS - REFBS) is between 1 V and 2 V as specified in Table 2. Figure 16 shows an example of external-reference using a Kelvin connection to eliminate line voltage drop errors.


Figure 15. External ADC Reference Mode

## PRINCIPLES OF OPERATION

## analog input mode(continued)



Figure 16. Kelvin Connection With External ADC Reference Mode

- Internal ADC Reference Mode With External Input Common Mode: The input common mode is supplied to pins REFTS and REFBS while connected together. The input signal should be centered around this common mode with peak-to-peak input equal to the voltage on the $\mathrm{V}_{\text {REF }}$ pin. Input can be either dc-coupled or ac-coupled to the same common mode voltage (Figure 17) or any other voltage within the input voltage range.


Figure 17. External Input Common Mode

## PRINCIPLES OF OPERATION

analog input mode(continued)

- Internal ADC Reference Mode With Common Mode Input $\mathbf{V}_{\mathbf{R E F}} / \mathbf{2}$ : The input common mode is set to $\mathrm{V}_{\text {REF }} / 2$ by connecting REFTS to $\mathrm{V}_{\text {REF }}$ and REFBS to $A V_{S S}$. The input signal at $A I N$ will swing between $\mathrm{V}_{\text {REF }}$ and $\mathrm{AV}_{\mathrm{SS}}$.


Figure 18. Common Mode Input $\mathrm{V}_{\mathrm{REF}} / \mathbf{2}$ With $1-\mathrm{V}$ Internal Reference


Figure 19. Common Mode Input $\mathrm{V}_{\text {REF }} / \mathbf{2}$ With 2-V Internal Reference

## PRINCIPLES OF OPERATION

## analog input mode(continued)

## differential input

In this mode, the first differential input is applied to the AIN pin and the second differential input is applied to the common point where REFTS and REFBS are tied together. The common mode of the input should be set to $\mathrm{AV}_{\mathrm{DD}} / 2$ as shown in Figure 20. The maximum magnitude of the differential input signal should be equal to $\mathrm{V}_{\mathrm{REF}}$.


Figure 20. Differential Input

## digital input mode

The THS1031 contains 4 registers: two CLAMP registers, a CONTROL register, and a TEST register. The TEST register is reserved for test purposes. Binary data can be written into the CLAMP and CONTROL registers via I/O0-l/O9 by inserting an active-low write strobe to the WR input pin and an active-low signal to the OE input pin. This will disable the ADC's output bus. The two MSBs of each register are address bits. For example, set bit 9 and bit 8 to 00 to select the clamp register 1 . Set bit 9 and bit 8 to 01 to select the clamp register 2 .

## clamp registers

The internal digital clamp circuit uses a 10-bit DAC to convert the 10-bit digital value into the analog clamp level in which the clamp register 1 contains 8 LSBs of $\operatorname{DAC}(7: 0)$. The clamp register 2 contains two MSBs of the $\operatorname{DAC}(9: 8)$. $\mathbf{D A C}(9: 8)$ (Default $=00$ ): For clamping purpose, the entire range of voltage reference $\mathrm{V}_{\text {REF }}$ is divided into 4 quarters which can be selected by bit 0 (DAC8) and bit 1 (DAC9) in the clamp register 2 . The user can clamp to any of 256 -dc levels within each quarter determined by the 8 -bit content of the clamp register 1. Figure 21 shows how the DACs 10-bit digital input map to the analog clamping range from 0 V to $\mathrm{V}_{\text {REF }}$.

## - Clamp Register 1

| 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | DAC7 | DAC6 | DAC5 | DAC4 | DAC3 | DAC2 | DAC1 | DAC0 |

- Clamp Register 2

| 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | X | X | X | X | X | X | DAC 9 | DAC 8 |

## PRINCIPLES OF OPERATION

## digital input mode (continued)



Figure 21. Digital Clamp Input Range
control register

| 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 0 | $X$ | Clamp Disable | Bin/2's Output | INT/EXT Clamp | Power Down | PGA2 | PGA1 | PGA0 |

- Clamp Disable: $($ Default $=0)$ Set bit 6 to 1 to disable the internal clamp amplifier for power savings.
- BIN/2s Output: (Default is straight binary) Set bit 5 to 0 to set the output data format to straight binary or set bit 5 to 1 to set the output data format to 2 s complement.
- INT/EXT Clamp: (Default $=0$ ) Set bit 4 of the CONTROL register to 0 to select the external analog clamp or set bit 4 to 1 to select the internal digital clamp whose clamp level is defined in the clamp register described above.
- Power Down: $($ Default $=0)$ Set bit 3 of the CONTROL register to 1 to power down the THS1031.


## PRINCIPLES OF OPERATION

## digital input mode (continued)

- PGA(2-0): (Default=001)3-bit gain for programmable gain amplifier can be set as indicated in the following table:

| PGA[2-0] | GAIN |
| :---: | :---: |
| 000 | 0.5 |
| 001 | Unity gain |
| 010 | 1.5 |
| 011 | 2.0 |
| 100 | 2.5 |
| 101 | 3.0 |
| 110 | 3.5 |
| 111 | 4.0 |

test register (reserved)

| 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | 1 | X | X | X | X | X | X | X | X |

## digital output mode

- 3-State Output: The digital outputs can be set to high-impedance state by applying a Hi logic to the $\overline{\mathrm{OE}}$ pin.
- Output Format: Defined by bit 5 of the CONTROL register. The output format is straight binary if bit 5 set to 0 . The output format is 2 s complement if bit 5 is set to 1 . The default format is straight binary.


## clamp operation

The THS1031 ADC features an internal clamp circuit for dc restoration of video or ac coupled signals. The clamp input level can come from either an external source or an internal digital clamp circuit containing a 10-bit DAC and clamp register.

- External Clamp Input: To enable the external clamp input source, use the default state on power up or write a 0 to bit 4 of the PGA/CONTROL register. This will connect the switch SW2 to the CLAMPIN pin. The clamp amplifier will then servo the voltage at the AIN pin to be equal to the clamp voltage applied at the CLAMPIN pin. After the desired clamp level is attained, the switch SW1 is opened by taking CLAMP back to logic low. Ignoring the droop caused by the input bias current, the input capacitor CIN will hold the DC voltage at AIN constant until the next clamp interval. The input resistor RIN has a minimum recommended value of 10 W , to maintain the closed-loop stability of the clamp amplifier.
- Internal Programmable Digital Clamp Input: The THS1031 ADC features a programmable digital clamp circuit to set more precise clamping level to 1-LSB accuracy for dc restoration of video or ac coupled signals. Figure 22 shows the internal clamp circuitry and the external control signals needed for the digital clamp operation. To enable the digital clamp input source, write a 1 to bit 4 of the CONTROL register which will connect the switch SW2 to the output of the 10-bit clamp DAC. In the CLAMP register, bit 0 to bit 7 are used to set the clamp level input to the 10-bit DAC and bit 6-7 are used to select one of 4 equal clamping voltage sub-ranges as described in the description of CLAMP REGISTER for digital input mode. The clamp amplifier will then servo the voltage at the AIN pin to be equal to the clamp voltage applied at the CLAMPIN pin. After the desired clamp level is attained, the switch SW1 is opened by taking CLAMP back to logic low. Ignoring the droop caused by the input bias current, the input capacitor CIN will hold the dc voltage at AIN constant until the next clamp interval. The input resistor RIN has a minimum recommended value of 10 W , to maintain the closed-loop stability of the clamp amplifier.


## PRINCIPLES OF OPERATION

## clamp operation (continued)

## - Clamp and Droop Analysis



Figure 22. Clamp Operation

- Clamp Acquisition Time: Figure 22 shows the basic operation of the clamp circuit in which the ac input signal is passed through an RC coupler.
The acquisition time when the switch is closed will equal a: $\mathrm{T}(\mathrm{acq})=\mathrm{C}_{\mathrm{i}} \cdot \mathrm{R}_{\mathrm{i}} \ln (\mathrm{Vc} / \mathrm{Ve})(\mathrm{Eq} .1)$
In case of composite video, typical input $\mathrm{Ri}=20 \Omega$. In a video clamping application, the droop is a critical parameter and thus the input capacitor should be sized to allow sufficient acquisition time of clamp voltage at AIN within the CLAMP interval, but also to minimize droop between clamping intervals. Typically, $\mathrm{C}_{\mathrm{i}}=1 \mu \mathrm{~F}$
By applying equation 1 above, the following examples apply to an NTSC composite video signal:
- The acquisition time needed to clamp $1-\mathrm{V}$ input level to black level $(0.340 \mathrm{Vdc})$ is about $130 \mu \mathrm{~s}$.
- The acquisition time needed to clamp 2-V input level to the white level ( 1 Vdc ) is about $140 \mu \mathrm{~s}$.
- The acquisition time needed to clamp 3-V input level to the sync level ( 0.288 Vdc ) is about $160 \mu \mathrm{~s}$.
droop
The voltage droop is the voltage change across the input capacitor $\mathrm{C}_{\mathrm{j}}$ by the bias current as follows:

$$
\mathrm{dV}=\left(\mathrm{I}_{\text {bias }} / \mathrm{Ci}\right)(\mathrm{t})
$$

where $t=$ elapsed time between clamping intervals
The bias current depends on the sampling rate. For a sampling rate of 30 MSPS and a typical input capacitance of 1 pF , the input resistance is

$$
\text { Rs }=1 /(\mathrm{Cs} . \mathrm{Fs})=1 /(1 \mathrm{pF} \times 30 \mathrm{MHz})=33 \mathrm{k} \Omega
$$

For $1-\mathrm{V}$ input range and clamping period $=64 \mu \mathrm{~s}$, the max bias current will equal $\mathrm{I}_{\text {bias }}=0.5 \mathrm{~V} / 33 \mathrm{k} \Omega=15 \mu \mathrm{~A}$ : $\mathrm{dV}=(15 \mu \mathrm{~A} / 1 \mu \mathrm{~F})(64 \mu \mathrm{~s})=0.96 \mathrm{mV}$
For $1-\mathrm{V}$ input range and clamping period $=64 \mu \mathrm{~s}$, the max bias current will equal $\mathrm{l}_{\text {bias }}=0.5 \mathrm{~V} / 33 \mathrm{k} \Omega=15 \mu \mathrm{~A}$ :

$$
\mathrm{dV}=(15 \mu \mathrm{~A} / 1 \mu \mathrm{~F})(64 \mu \mathrm{~s})=0.96 \mathrm{mV}
$$

For 2-V input range and clamping period $=64 \mu \mathrm{~s}$, the max bias current will equal $\mathrm{I}_{\text {bias }}=1.0 \mathrm{~V} / 33 \mathrm{k} \Omega=30 \mu \mathrm{~A}$

$$
\mathrm{dV}=(30 \mu \mathrm{~A} / 1 \mu \mathrm{~F})(64 \mu \mathrm{~s})=1.9 \mathrm{mV}
$$

## PRINCIPLES OF OPERATION

## clamp operation (continued)

## requirements

For a single direct source of NTSC video,

- The initial clamp acquisition time needs to be between $130 \mu \mathrm{~s}$ and $160 \mu \mathrm{~s}$ to set the input dc level within 1 mV accuracy.
- The clamp pulse at CLAMP is recommended to be $2 \mu \mathrm{~s}$ (typ).
- The droop voltage needs to be compensated within one clamping period of $64 \mu \mathrm{~s}$ for 1 V and 2 V . Input ranges are 1 mV and 1.9 mV respectively which are less than 1 LSB.


## power management

Upon power up, the THS1031 is put in the default mode. In the default mode, the PGA (PGA bypass) and the clamp DAC are powered down which adds to the device's flexibility. The users need not incur the penalty of having to provide power for a certain section if it is not necessary to their design.

When bit 3 of PGA/control register is set to 1 , the entire device is powered down. The ADC will wake-up in 400 ns (typ) after the bit 3 is reset.

THS1031
2.7 V - $5.5 \mathrm{~V}, 10-\mathrm{BIT}, 30 \mathrm{MSPS}$

CMOS ANALOG-TO-DIGITAL CONVERTER
SLAS242A - NOVEMBER 1999 - REVISED JANUARY 2000

## MECHANICAL DATA

PW (R-PDSO-G**)
PLASTIC SMALL-OUTLINE
14 PINS SHOWN


| PIM | PINS ** | $\mathbf{8}$ | $\mathbf{1 4}$ | $\mathbf{1 6}$ | $\mathbf{2 0}$ | $\mathbf{2 4}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A MAX | 3,10 | 5,10 | 5,10 | 6,60 | 7,90 | 9,80 |
| A MIN | 2,90 | 4,90 | 4,90 | 6,40 | 7,70 | 9,60 |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed 0,15 .
D. Falls within JEDEC MO-153

## MECHANICAL DATA

DW (R-PDSO-G**)
PLASTIC SMALL-OUTLINE
16 PINS SHOWN


[^0]
## IMPORTANT NOTICE

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TIPRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute Tl's approval, warranty or endorsement thereof.


[^0]:    NOTES: A. All linear dimensions are in inches (millimeters).
    B. This drawing is subject to change without notice.
    C. Body dimensions do not include mold flash or protrusion not to exceed $0.006(0,15)$.
    D. Falls within JEDEC MS-013

