# SN54ABT18652, SN74ABT18652 SCAN TEST DEVICES WITH 18-BIT BUS TRANSCEIVERS AND REGISTERS SCBS132A - AUGUST 1992 - REVISED OCTOBER 1992 - Members of the Texas Instruments SCOPE™ Family of Testability Products - Members of the Texas Instruments Widebus ™ Family - Compatible With the IEEE Standard 1149.1-1990 (JTAG) Test Access Port and Boundary-Scan Architecture - Include D-Type Flip-Flops and Control Circuitry to Provide Multiplexed Transmission of Stored and Real-Time Data - Two Boundary-Scan Cells per I/O for Greater Flexibility - State-of-the-Art EPIC-IIB ™ BiCMOS Design Significantly Reduces Power Dissipation - SCOPE™ Instruction Set - IEEE Standard 1149.1-1990 Required Instructions, Optional INTEST, and P1149.1A CLAMP and HIGHZ - Parallel Signature Analysis at Inputs With Masking Option - Pseudo-Random Pattern Generation From Outputs - Sample Inputs/Toggle Outputs - Binary Count From Outputs - Device Identification - Even-Parity Opcodes - Packaged in 64-Pin Plastic Shrink Quad Flat Pack (PM) and 68-Pin Ceramic Quad Flat Pack (HV) SN54ABT18652...HV PACKAGE (TOP VIEW) NC - No internal connection # description The SN54ABT18652 and SN74ABT18652 scan test devices with 18-bit bus transceivers and registers are members of the Texas Instruments SCOPE™ testability IC family. This family of devices supports IEEE Standard 1149.1-1990 boundary scan to facilitate testing of complex circuit board assemblies. Scan access to the test circuitry is accomplished via the 4-wire test access port (TAP) interface. In the normal mode, these devices are 18-bit bus transceivers and registers that allow for multiplexed transmission of data directly from the input bus or from the internal registers. They can be used either as two 9-bit transceivers or one 18-bit transceiver. The test circuitry can be activated by the TAP to take snapshot samples of the data appearing at the device pins or to perform a self test on the boundary test cells. Activating the TAP in the normal mode does not affect the functional operation of the SCOPE™ bus transceivers and registers. Data flow in each direction is controlled by clock (CLKAB and CLKBA), select (SAB and SBA), and output-enable (OEAB and $\overline{OEBA}$ ) inputs. For A-to-B data flow, data on the A bus is clocked into the associated registers on the low-to-high transition of CLKAB. When SAB is low, real-time A data is selected for presentation to the B bus (transparent mode). When SAB is high, stored A data is selected for presentation to the B bus (registered mode). When OEAB is high, the B outputs are active. When OEAB is low, the B outputs are in the high-impedance state. Control for B-to-A data flow is similar to that for A-to-B data flow but uses CLKBA, SBA, and $\overline{OEBA}$ inputs. Since the $\overline{OEBA}$ input is active-low, the A outputs are active when $\overline{OEBA}$ is low and are in the high-impedance state when $\overline{OEBA}$ is high. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the 'ABT18652. SCBS132A - AUGUST 1992 - REVISED OCTOBER 1992 ## description (continued) In the test mode, the normal operation of the SCOPE™ bus transceivers and registers is inhibited, and the test circuitry is enabled to observe and control the I/O boundary of the device. When enabled, the test circuitry can perform boundary scan test operations according to the protocol described in IEEE Standard 1149.1-1990. Four dedicated test pins are used to observe and control the operation of the test circuitry: test data input (TDI), test data output (TDO), test mode select (TMS), and test clock (TCK). Additionally, the test circuitry can perform other testing functions such as parallel signature analysis on data inputs and pseudo-random pattern generation from data outputs. All testing and scan operations are synchronized to the TAP interface. Additional flexibility is provided in the test mode through the use of two boundary scan cells (BSCs) for each I/O pin. This allows independent test data to be captured and forced at either bus (A or B). A PSA/COUNT instruction is also included to ease the testing of memories and other circuits where a binary count addressing scheme is useful. The SN54ABT18652 is characterized over the full military temperature range of $-55^{\circ}$ C to 125°C. The SN74ABT18652 is characterized for operation from $-40^{\circ}$ C to 85°C. FUNCTION TABLE (normal mode, each 9-bit section) | | | | | ( | | ode, each o-bit sect | , | | | | |------|------|------------|------------|-----|-----|--------------------------|--------------------------|---------------------------------------------------|--|--| | | | INPU | INPUTS | | | DAT | A I/O | OPERATION OR FUNCTION | | | | OEAB | OEBA | CLKAB | CLKBA | SAB | SBA | A1 THRU A9 | B1 THRU B9 | OPERATION OR FUNCTION | | | | L | Н | L | L | Х | Х | Input disabled | Input disabled | Isolation | | | | L | Н | $\uparrow$ | $\uparrow$ | X | X | Input | Input | Store A and B data | | | | X | Н | $\uparrow$ | L | X | X | Input | Unspecified <sup>†</sup> | Store A, hold B | | | | Н | Н | $\uparrow$ | $\uparrow$ | X‡ | X | Input | Output | Store A in both registers | | | | L | X | L | $\uparrow$ | X | X | Unspecified <sup>†</sup> | Input | Hold A, store B | | | | L | L | $\uparrow$ | $\uparrow$ | X | X‡ | Output | Input | Store B in both registers | | | | L | L | Χ | Χ | X | L | Output | Input | Real-time B data to A bus | | | | L | L | X | L | X | Н | Output | Input | Stored B data to A bus | | | | Н | Н | Χ | Χ | L | X | Input | Output | Real-time A data to B bus | | | | Н | Н | L | Χ | Н | X | Input | Output | Stored A data to B bus | | | | Н | L | L | L | Н | Н | Output | Output | Stored A data to B bus and stored B data to A bus | | | <sup>†</sup> The data output functions can be enabled or disabled by a variety of level combinations at the OEAB or OEBA inputs. Data input functions are always enabled; i.e., data at the bus pins is stored on every low-to-high transition on the clock inputs. Select control = H: clocks must be staggered in order to load both registers. <sup>‡</sup> Select control = L: clocks can occur simultaneously. A, B, OR A AND B Figure 1. Bus-Management Functions TO A AND/OR B SCBS132A - AUGUST 1992 - REVISED OCTOBER 1992 # functional block diagram Pin numbers shown are for the PM package. # SN54ABT18652, SN74ABT18652 SCAN TEST DEVICES WITH 18-BIT BUS TRANSCEIVERS AND REGISTERS SCBS132A - AUGUST 1992 - REVISED OCTOBER 1992 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | |------------------------------------------------------------------------------|----------------------| | Input voltage range, V <sub>I</sub> : except I/O ports (see Note 1) | | | I/O ports (see Note 1) | –0.5 V to 5.5 V | | Voltage range applied to any output in the high state or power-off state, VO | $-0.5\ V$ to 5.5 $V$ | | Current into any output in the low state, IO: SN54ABT18652 | 96 mA | | SN74ABT18652 | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | –18 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | 50 mA | | Maximum power dissipation at $T_A = 55^{\circ}C$ (in still air) (see Note 2) | 885 mW | | Storage temperature range | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. For the SN74ABT18652 (PM package), the power derating factor for ambient temperatures greater than 55°C is -10.5 mW/°C. ### recommended operating conditions (see Note 3) | | | SN54AB | T18652 | SN74AB | UNIT | | |-----------------|------------------------------------|--------|--------|--------|------|------| | | | MIN | MAX | MIN | MAX | UNIT | | Vcc | Supply voltage | 4.5 | 5.5 | 4.5 | 5.5 | V | | VIH | High-level input voltage | 2 | | 2 | | V | | V <sub>IL</sub> | Low-level input voltage | | 0.8 | | 0.8 | V | | ٧ <sub>I</sub> | Input voltage | 0 | VCC | 0 | Vcc | V | | IOH | High-level output current | | -24 | | -32 | mA | | loL | Low-level output current | | 48 | | 64 | mA | | Δt/Δν | Input transition rise or fall rate | | 10 | | 10 | ns/V | | TA | Operating free-air temperature | -55 | 125 | -40 | 85 | °C | NOTE 3: Unused or floating pins (input or I/O) must be held high or low. # PRODUCT PREVIEW # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Note 4) | DADAMETER | _ | TEST CONDITIO | NIC | Т | A = 25°C | ; | SN54AE | T18652 | SN74AE | T18652 | UNIT | |-------------------|---------------------------------------------------------------------|---------------------------|----------------------------|-----|------------------|-------|--------|--------|--------|--------|------| | PARAMETER | ' | EST CONDITIO | ON 5 | MIN | TYP <sup>†</sup> | MAX | MIN | MAX | MIN | MAX | UNII | | VIK | $V_{CC} = 4.5 V$ , | I <sub>I</sub> = -18 mA | | | | -1.2 | | -1.2 | | -1.2 | V | | | $V_{CC} = 4.5 \text{ V},$ | $I_{OH} = -3 \text{ mA}$ | | 2.5 | | | 2.5 | | 2.5 | | | | Vou | $V_{CC} = 5 V$ , | $I_{OH} = -3 \text{ mA}$ | | 3 | | | 3 | | 3 | | V | | VOH | V <sub>CC</sub> = 4.5 V | $I_{OH} = -24 \text{ m}.$ | A | 2 | | | 2 | | | | V | | | VCC = 4.5 V | $I_{OH} = -32 \text{ m}.$ | A | 2* | | | | | 2 | | | | V | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 48 mA | | | | 0.55 | | 0.55 | | | V | | VOL | VCC = 4.5 V | I <sub>OL</sub> = 64 mA | | | | 0.55* | | | | 0.55 | V | | lį | V <sub>CC</sub> = 5.5 V,<br>V <sub>I</sub> = V <sub>CC</sub> or GND | | CLK, OEAB,<br>OEBA, S, TCK | | | ±1 | | ±1 | | ±1 | μΑ | | | V1 = VCC 01 0 | ND | A or B ports | | | ±100 | | ±100 | | ±100 | | | lіН | $V_{CC} = 5.5 \text{ V},$ | AI = ACC | TDI, TMS | | | 10 | | 10 | | 10 | μΑ | | I <sub>IL</sub> | $V_{CC} = 5.5 \text{ V},$ | $V_I = GND$ | TDI, TMS | | | -160 | | -160 | | -160 | μΑ | | lozh‡ | $V_{CC} = 5.5 \text{ V}, V_{O} = 2.7 \text{ V}$ | | | | | 50 | | 50 | | 50 | μΑ | | lozL <sup>‡</sup> | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 0.5 V | | | | -50 | | -50 | | -50 | μΑ | | l <sub>off</sub> | $V_{CC} = 0$ , | $V_I$ or $V_O \le 5.5$ | 5 V | | | ±100 | | ±450 | | ±100 | μΑ | | ICEX | $V_{CC} = 5.5 V$ , | V <sub>O</sub> = 5.5 V | Outputs high | | | 50 | | 50 | | 50 | μА | | IO§ | $V_{CC} = 5.5 V$ , | V <sub>O</sub> = 2.5 V | | -50 | -100 | -180 | -50 | -180 | -50 | -180 | mA | | | V <sub>CC</sub> = 5.5 V, | | Outputs high | | | 4 | | 4 | | 4 | | | <sup>I</sup> CC | $I_{O} = 0,$ | A or B ports | Outputs low | | | 80 | | 80 | | 80 | mA | | | V <sub>I</sub> = V <sub>CC</sub> or<br>GND | A OI B poits | Outputs<br>disabled | | | 4 | | 4 | | 4 | | | ΔICC¶ | V <sub>CC</sub> = 5.5 V,<br>Other inputs at | 3.4 V, | | | 1.5 | | 1.5 | | 1.5 | mA | | | Ci | V <sub>I</sub> = 2.5 V or 0. | 5 V | Control inputs | | 4 | | | | | | pF | | C <sub>io</sub> | $V_0 = 2.5 \text{ V or } 0$ | ).5 V | A or B ports | | 10 | | | | | | pF | | Co | $V_0 = 2.5 \text{ V or } 0$ | ).5 V | TDO | | 8 | | | | | | pF | NOTE 4: Preliminary specifications based on SPICE analysis <sup>\*</sup> On products compliant to MIL-STD-883, Class B, this parameter does not apply. <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ . <sup>&</sup>lt;sup>‡</sup>The parameters I<sub>OZH</sub> and I<sub>OZL</sub> include the input leakage current. <sup>§</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second. <sup>¶</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. # SN54ABT18652, SN74ABT18652 SCAN TEST DEVICES WITH 18-BIT BUS TRANSCEIVERS AND REGISTERS SCBS132A - AUGUST 1992 - REVISED OCTOBER 1992 timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (normal mode) (see Note 4 and Figure 2) | | ! | | | | SN74AE | UNIT | | |-----------------|-----------------|------------------------------------|-----|-----|--------|------|------| | | | | MIN | MAX | MIN | MAX | UNIT | | fclock | Clock frequency | CLKAB or CLKBA | 0 | 100 | 0 | 100 | MHz | | t <sub>W</sub> | Pulse duration | CLKAB or CLKBA high or low | | | 3 | | ns | | t <sub>su</sub> | Setup time | A before CLKAB↑ or B before CLKBA↑ | | | 5 | | ns | | t <sub>h</sub> | Hold time | A after CLKAB↑ or B after CLKBA↑ | | | 0 | | ns | timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (test mode) (see Note 4 and Figure 2) | | | | SN54AE | 3T18652 | SN74AE | UNIT | | |-----------------|-----------------|-----------------------------------------|--------|---------|--------|------|------| | | | | MIN | MAX | MIN | MAX | UNII | | fclock | Clock frequency | TCK | 0 | 50 | 0 | 50 | MHz | | t <sub>W</sub> | Pulse duration | TCK high or low | | | 5 | | ns | | | | A, B, CLK, OEAB, OEBA, or S before TCK↑ | | | 5 | | | | t <sub>su</sub> | Setup time | TDI before TCK↑ | | | 6 | | ns | | -su | | TMS before TCK↑ | | | 6 | | | | | | A, B, CLK, OEAB, OEBA, or S after TCK↑ | | | 0 | | | | t <sub>h</sub> | Hold time | TDI after TCK↑ | | | 0 | | ns | | | | TMS after TCK↑ | | | 0 | | | | t <sub>d</sub> | Delay time | Power up to TCK↑ | | | 50 | | ns | | t <sub>r</sub> | Rise time | V <sub>CC</sub> power up | | | 1 | | μs | NOTE 4: Preliminary specifications based on SPICE analysis # PRODUCT PREVIEW # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (normal mode) (see Note 4 and Figure 2) | PARAMETER | FROM<br>(INPUT) | TO (OUTPUT) | TO $T_A = 25^{\circ}C$ | | | SN54AE | SN54ABT18652 | | T18652 | UNIT | | | |------------------|-----------------|----------------|------------------------|--------|-----|--------|--------------|-----|--------|------|-----|----| | | (INFOT) | (001701) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | | | f <sub>max</sub> | CLKAB or CLKBA | | 100 | 130 | | 100 | | 100 | | MHz | | | | tPLH | A or B | B or A | | | | | | 1 | 6 | ns | | | | t <sub>PHL</sub> | | BULA | | | | | | 1 | 6 | 115 | | | | t <sub>PLH</sub> | CLKAB or CLKBA | CLKAB or CLKBA | CLKAP or CLKPA | B or A | | | | | | 2 | 6 | ns | | tPHL | | | BOIA | | | | | | 2 | 6 | 115 | | | tPLH | SAB or SBA | CAD or CDA | B or A | | | | | | 2 | 8 | ns | | | tPHL | | BULA | | | | | | 2 | 8 | 115 | | | | <sup>t</sup> PZH | | B or A | | | | | | 2 | 7.5 | | | | | tpZL | OEAB or OEBA | BULA | | | | | | 2 | 7.5 | ns | | | | t <sub>PHZ</sub> | OEAB or OEBA | D A | | | | | | 2 | 7.5 | | | | | tPLZ | OEAD OF OEBA | B or A | | | | | | 2 | 7.5 | ns | | | # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (test mode) (see Note 4 and Figure 2) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C | | | SN54AE | 3T18652 | SN74AE | UNIT | | | |------------------|-----------------|----------------|-------------------------------------------------|-----|-----|--------|---------|--------|------|-----|----| | | (INPOT) | (001F01) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | | f <sub>max</sub> | TCK | | 50 | 90 | | 50 | | 50 | | MHz | | | <sup>t</sup> PLH | тск↓ | A or B | | | | | | 3 | 12 | ns | | | <sup>t</sup> PHL | 1 CK↓ | AUB | | | | | | 3 | 12 | 115 | | | <sup>t</sup> PLH | тск↓ | TDO | | | | | | 2 | 7 | ns | | | <sup>t</sup> PHL | | IDO | | | | | | 2 | 7 | | | | <sup>t</sup> PZH | TOV | тск↓ | A or B | | | | | | 3 | 14 | ns | | t <sub>PZL</sub> | TCR↓ | A 01 B | | | | | | 3 | 14 | 115 | | | <sup>t</sup> PZH | тск↓ | TDO | | | | | | 2 | 8 | ns | | | t <sub>PZL</sub> | ICK↓ | IDO | | | | | | 2 | 8 | 115 | | | <sup>t</sup> PHZ | тск↓ | A or P | | | | | | 3 | 14 | ns | | | t <sub>PLZ</sub> | | A or B | | | | | | 3 | 14 | | | | <sup>t</sup> PHZ | тск↓ | TDO | | | | | · | 2 | 8 | nc | | | t <sub>PLZ</sub> | TON↓ | 100 | | | | | | 2 | 8 | ns | | NOTE 4: Preliminary specifications based on SPICE analysis ### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. **INVERTING AND NON-INVERTING OUTPUTS** B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq 2.5$ ns, $t_f \leq 2.5$ ns. **LOW- AND HIGH-LEVEL ENABLING** - C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - D. The outputs are measured one at a time with one transition per measurement. Figure 2. Load Circuit and Voltage Waveforms PRODUCT PREVIEW ### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated