





TriQuint's TQ2061 is a high-frequency clock generator. It utilizes a 25 MHz to 35 MHz TTL input to generate a 500 MHz to 700 MHz PECL output. The TQ2061 has a completely self-contained Phase-Locked Loop (PLL) running at 500 MHz to 700 MHz. This stable PLL allows for a low period-to-period output jitter of 70 ps (max), and enables tight duty cycle control of 55% to 45% (worst case).

The TQ2061 provides optional 200-ohm on-chip pull-down resistors which are useful if the output is AC-coupled to the device being driven. In order to use these resistors, pin 20 (PDR2) should be connected to pin 21 (QN), and pin 23 (PDR1) should be connected to pin 22 (Q).

Various test modes on the chip simplify debug and testing of systems by slowing the clock output or by bypassing the PLL.

# TQ2061

# High-Frequency Clock Generator

# Features

- Output frequency range: 500 MHz to 700 MHz
- One differential PECL output: 600 mV (min) swing
- Common-mode voltage: V<sub>DD</sub> -1.2 V (max), V<sub>DD</sub> -1.6 V (min)
- Period-to-period output jitter: 25 ps peak-to-peak (typ) 70 ps peak-to-peak (max)
- Reference clock input: 25 MHz to 35 MHz TTL-level crystal oscillator
- Self-contained loop filter
- Optional 200 Ω pull-down resistors for AC-coupled outputs
- +5 V power supply
- 28-pin J-lead surface-mount package
- Ideal for designs based on DEC Alpha AXP<sup>™</sup> processors



Figure 2. Simplified Block Diagram



#### Table 1. Mode Selection

| Mode       | TEST1 | TEST2 | TESTIN <sup>1</sup>         | REFCLK              | Q, QN                                 |
|------------|-------|-------|-----------------------------|---------------------|---------------------------------------|
| 1 (Test)   | 0     | 0     | "don't care"                | f <sub>REFCLK</sub> | f <sub>REFCLK</sub> <sup>2</sup>      |
| 2 (Test)   | 0     | 1     | "don't care"                | "don't care"        | 0, 1                                  |
| 3 (Test)   | 1     | 0     | <b>f</b> <sub>TESTCLK</sub> | "don't care"        | f <sub>TESTCLK</sub>                  |
| 4 (Bypass) | 1     | 1     | 0                           | f <sub>REFCLK</sub> | f <sub>REFCLK</sub>                   |
| 5 (Normal) | 1     | 1     | 1                           | f <sub>REFCLK</sub> | 20 x f <sub>REFCLK</sub> <sup>3</sup> |

Notes: 1. In mode 3, TESTIN may be used to bypass the PLL. 2. REFCLK = 25 MHz to 35 MHz.

2. REFCLK = 25 MHz to 35 MHz. 3. Q, QN = 500 MHz to 700 MHz.

## Figure 3. Recommended Layout

(Not to scale)





# TQ2061

#### Table 2. Absolute Maximum Ratings

| Storage Temperature                    | –65°C to +150°C                     |
|----------------------------------------|-------------------------------------|
| Ambient temperature with power applied | –55°C to +110°C                     |
| Supply voltage to ground potential     | –0.5 V to +7.0 V                    |
| DC input voltage                       | -0.5 V to (V <sub>DD</sub> + 0.5) V |
| DC input current                       | –30 mA to +5 mA                     |
| Package thermal resistance (MQuad)     | $\theta_{JA} = 45^{\circ}C/W$       |
| Die junction temperature               | T <sub>J</sub> = 150°C              |

*Note:* Stresses above those listed in Absolute Maximum Ratings may cause permanent damage to the device. The device should be operated only under the DC and AC conditions shown below.

| Symbol                        | Description                 | Test Conditions                 | Min                    | Тур   | Max                    | Unit |
|-------------------------------|-----------------------------|---------------------------------|------------------------|-------|------------------------|------|
| V <sub>OH</sub>               | Output HIGH voltage         | V <sub>CC</sub> = Min PECL load | V <sub>CC</sub> - 1.20 |       | V <sub>CC</sub> – 0.50 | V    |
| V <sub>OL</sub>               | Output LOW voltage          | V <sub>CC</sub> = Min PECL load | $V_{CC} - 2.00$        |       | V <sub>CC</sub> - 1.60 | V    |
| V <sub>CMO</sub>              | Output common mode voltage  | PECL                            | V <sub>CC</sub> -1.60  |       | V <sub>CC</sub> – 1.20 | V    |
| $\Delta V_{OUT}$              | Output differential voltage | PECL                            | 0.6                    |       | 1.2                    | V    |
| V <sub>IH</sub> <sup>2</sup>  | Input HIGH level            | Guaranteed input logical        | 2.0                    |       |                        | V    |
|                               |                             | HIGH Voltage for all input      | ts                     |       |                        |      |
| V <sub>IL</sub> <sup>2</sup>  | Input LOW level             | Guaranteed input logical        |                        |       | 0.8                    | V    |
|                               |                             | LOW Voltage for all input       | S                      |       |                        |      |
| IIL                           | Input LOW current           | $V_{DD} = Max V_{IN} = 0.40 V$  |                        | -150  | -400                   | μΑ   |
| IIH                           | Input HIGH current          | $V_{DD} = Max V_{IN} = 2.7 V$   |                        | 0     | 25                     | μΑ   |
| Ц                             | Input HIGH current          | $V_{DD} = Max V_{IN} = 5.3 V$   |                        | 2     | 1000                   | μΑ   |
| I <sub>DDS</sub> <sup>3</sup> | Power supply current        | V <sub>DD</sub> = Max           |                        | 85    | 120                    | mA   |
|                               |                             |                                 |                        |       |                        |      |
| VI                            | Input clamp voltage         | $V_{DD} = Min I_{IN} = -18 n$   | nA                     | -0.70 | -1.2                   | V    |

# Table 3. DC Characteristics $(V_{DD} = +5 V \pm 5\%, T_A = 0 \circ C \text{ to } +70 \circ C)^{1}$

#### Table 4. Capacitance

| Symbol           | Description        | Test Conditions                         | Min | Тур | Max | Unit |
|------------------|--------------------|-----------------------------------------|-----|-----|-----|------|
| CIN              | Input Capacitance  | $V_{IN} = 2.0 V \text{ at } f = 1 MHz$  |     | 6   |     | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 2.0 V \text{ at } f = 1 MHz$ |     | 9   |     | рF   |

Notes: 1. Typical limits are at  $V_{DD} = 5.0$  V and  $T_A = 25$  °C.

2. These are absolute values with respect to device ground and include all overshoots due to system or tester noise.

3. This parameter is measured with device not switching and unloaded.



| Symbol                           | Input Clock (REFCLK)            | Test Conditions (Figure 5)                   | Min | Тур | Max | Unit |
|----------------------------------|---------------------------------|----------------------------------------------|-----|-----|-----|------|
| t <sub>CPWH</sub>                | CLK pulse width HIGH            | Figure 5                                     | 4   | _   | _   | ns   |
| t <sub>CPWL</sub>                | CLK pulse width LOW             | Figure 5                                     | 4   | _   | _   | ns   |
| t <sub>IR</sub>                  | Input rise time (0.8 V – 2.0 V) |                                              | —   | —   | 2.0 | ns   |
|                                  |                                 |                                              |     |     |     |      |
| Symbol                           | Output Clock (Q, QN)            | Test Conditions (Figures 4 & 5) <sup>1</sup> | Min | Тур | Max | Unit |
| t <sub>OR,</sub> t <sub>OF</sub> | Rise/fall time (20% – 80%)      | Figure 5                                     | 100 | 220 | 350 | ps   |
| t <sub>CYC</sub>                 | Duty-cycle                      | Figure 5                                     | 45  | 50  | 55  | %    |
| t <sub>JP</sub> <sup>2</sup>     | Period-to-Period Jitter         |                                              | _   | 25  | 70  | ps   |
|                                  | <b>A A A A A A</b>              |                                              |     | 4.0 | 500 |      |

#### Table 5. AC Characteristics $(V_{DD} = +5 V \pm 5\%, T_A = 0 \circ C \text{ to } +70 \circ C)$

Notes: 1. All measurements are tested with a REFCLK having a rise time of 0.5 ns (0.8 V to 2.0 V).

Jitter specification is peak to peak. Period-to-Period jitter is the jitter on the output with respect to the output's previous crossing.
t<sub>SYNC</sub> is the time required for the PLL to synchronize and assumes the presence of a CLK signal.

Figure 4. PECL Test Load

Figure 5. REFCLK and Q-QN Timing





$$\frac{t_1}{t_2}$$
 X 100 = 55% to 45%





# Figure 6. 28-Pin MQuad J-Leaded Package Mechanical Specification

(All dimensions in inches)

| Table 6. 28-Pin Wyuad Pin Descriptic |
|--------------------------------------|
|--------------------------------------|

| Pin # | Pin Name | Description      | I/O | Pin # | Pin Name | Description                          | I/O |
|-------|----------|------------------|-----|-------|----------|--------------------------------------|-----|
| 1     | NC       | No Connect       | _   | 15    | TEST2    | Test Control 2                       | Ι   |
| 2     | NC       | No Connect       |     | 16    | NC       | No Connect                           | _   |
| 3     | NC       | No Connect       |     | 17    | NC       | No Connect                           | 0   |
| 4     | NC       | No Connect       |     | 18    | GND      | Ground                               |     |
| 5     | NC       | No Connect       |     | 19    | EVDD     | VDD for ECL Output (+5 V)            | _   |
| 6     | NC       | No Connect       | _   |       |          |                                      |     |
| 7     | GND      | Ground           |     | 20    | PDR2     | Pull-down Resistor 2 (200 $\Omega$ ) | I   |
| 8     | REFCLK   | Reference Clock  |     | 21    | QN       | Differential PECL Output (–)         | 0   |
| 9     | TESTIN   | Test Input       |     | 22    | Q        | Differential PECL Output (+)         | 0   |
| 10    | NC       | No Connect       |     | 23    | PDR1     | Pull-down Resistor 1 (200 $\Omega$ ) | I   |
| 11    | GND      | Logic Ground     |     | 24    | GND      | Ground                               | _   |
| 12    | VDD      | Logic VDD (+5 V) |     | 25    | AGND     | Analog Ground                        | _   |
| 13    | NC       | No Connect       |     | 26    | AVDD     | Analog VDD (+5 V)                    | —   |
| 14    | TEST1    | Test Control 1   |     | 27    | NC       | No Connect                           | _   |



## TQ2061

# **Ordering Information**

To order, please specify as shown below:



# Additional Information

For latest specifications, additional product information, worldwide sales and distribution locations, and information about TriQuint:

| Web: www.triquint.com | Tel: (503) 615-9000 |
|-----------------------|---------------------|
| Email: sales@tqs.com  | Fax: (503) 615-8900 |

For technical questions and additional information on specific applications:

#### Email: applications@tqs.com

The information provided herein is believed to be reliable; TriQuint assumes no liability for inaccuracies or omissions. TriQuint assumes no responsibility for the use of this information, and all such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. TriQuint does not authorize or warrant any TriQuint product for use in life-support devices and/or systems. Copyright © 1997 TriQuint Semiconductor, Inc. All rights reserved.

Revision 1.0.A October 1997

