# **Standard Products**

# UT8R512K8 512K x 8 SRAM

Advanced Data Sheet



April 11, 2003

#### **FEATURES**

- ☐ 15ns maximum access time
- ☐ Asynchronous operation for compatibility with industrystandard 512K x 8 SRAMs
- CMOS compatible inputs and output levels, three-state bidirectional data bus
  - I/O Voltage 3.3 volts, 1.8 volt core
- ☐ Radiation performance
  - Intrinsic total-dose: 100K rad(Si)
  - SEL Immune >100 MeV-cm<sup>2</sup>/mg
  - Onset LET > TBD
  - Memory Cell Saturated Cross Section TBD
  - Neutron Fluence: 3.0E14n/cm<sup>2</sup>
  - Dose Rate
    - Upset 1.0E9 rad(Si)/sec
    - Latchup >1.0E11 rad(Si)/sec
- ☐ Packaging options:
  - 36-lead ceramic flatpack
- ☐ Standard Microcircuit Drawing 5962-03235
  - QML compliant part

### INTRODUCTION

The UT8R512K8 is a high-performance CMOS static RAM organized as 524,288 words by 8 bits. Easy memory expansion is provided by active LOW and HIGH chip enables (E1, E2), an active LOW output enable (G), and three-state drivers. This device has a power-down feature that reduces power consumption by more than 90% when deselected.

Writing to the device is accomplished by taking chip enable one  $(\overline{E1})$  input LOW, chip enable two (E2) HIGH and write enable (W) input LOW. Data on the eight I/O pins (DQ0 through DQ7) is then written into the location specified on the address pins (A0 through A18). Reading from the device is accomplished by taking chip enable one  $(\overline{E1})$  and output enable  $(\overline{G})$  LOW while forcing write enable  $(\overline{W})$  and chip enable two (E2) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins.

The eight input/output pins (DQ0 through DQ7) are <u>placed</u> in a high impedance state when the device <u>is</u> deselected (E1 HIGH or E2 LOW), the <u>outputs</u> are disabled (G <u>HIGH</u>), or during a write operation (E1 LOW, E2 HIGH and W LOW).



Figure 1. UT8R512K8 SRAM Block Diagram



Figure 2. 15ns SRAM Pinout (36)

#### **PIN NAMES**

| A(18:0) | Address           | $\overline{\mathbf{W}}$      | WriteEnable   |
|---------|-------------------|------------------------------|---------------|
| DQ(7:0) | Data Input/Output | G                            | Output Enable |
| E1      | Enable            | $V_{DD1}$                    | Power (1.8V)  |
| E2      | Enable            | V <sub>DD2</sub> Power (3.3V |               |
|         |                   | V <sub>SS</sub>              | Ground        |

### **DEVICE OPERATION**

The UT8R512K8 has four control inputs called Enable  $\underline{I}$  ( $\overline{EI}$ ), Enable 2 (E2), Write Enable (W), and Output Enable (G); 19 address inputs, A(18:0); and eight bidirectional data lines, DQ(7:0).  $\overline{E1}$  and E2 device enables control device selection, active, and standby modes. Asserting  $\overline{E1}$  and E2 enables the device, causes  $I_{DD}$  to rise to its active value, and decodes the 19 address inputs to select one of 524,288 words in the memory. W controls read and write operations. During a read cycle, G must be asserted to enable the outputs.

**Table 1. Device Operation Truth Table** 

| G | $\overline{\mathrm{W}}$ | E2 | E1 | I/O Mode | Mode              |
|---|-------------------------|----|----|----------|-------------------|
| X | X                       | X  | 1  | 3-state  | Standby           |
| X | X                       | 0  | X  | 3-state  | Standby           |
| X | 0                       | 1  | 0  | Data in  | Write             |
| 1 | 1                       | 1  | 0  | 3-state  | Read <sup>2</sup> |
| 0 | 1                       | 1  | 0  | Data out | Read              |

#### Notes

- 1. "X" is defined as a "don't care" condition.
- 2. Device active; outputs disabled.

# READ CYCLE

A combination of  $\overline{W}$  and E2 greater than  $V_{IH}$  (min) and  $\overline{E1}$  less than  $V_{IL}$  (max) defines a read cycle. Read access time is measured from the latter of device enable, output enable, or valid address to valid data output.

SRAM Read Cycle 1, the Address Access in Figure 3a, is initiated by a change  $\underline{\text{in}}$  address inputs while the chip is enabled with  $\overline{\text{G}}$  asserted and  $\overline{\text{W}}$  deasserted. Valid data appears on data outputs DQ(7:0) after the specified  $t_{\text{AVQV}}$  is satisfied. Outputs remain active throughout the entire cycle. As long as device enable and output enable are active, the address inputs may change at a rate equal to the minimum read cycle time  $(t_{\text{AVAV}})$ .

SRAM Read Cycle 2, the Chip Enable-controlled Access in Figure 3b, is initiated by  $\overline{E1}$  and E2 going active while  $\overline{G}$  remains asserted,  $\overline{W}$  remains deasserted, and the addresses remain stable for the entire cycle. After the specified  $t_{ETQV}$  is satisfied, the eight-bit word addressed by A(18:0) is accessed and appears at the data outputs DQ(7:0).

SRAM Read Cycle 3, the Output Enable-controlled Access in Figure 3c, is initiated by  $\overline{G}$  going active while  $\overline{E1}$  and E2 are asserted,  $\overline{W}$  is deasserted, and the addresses are stable. Read access time is  $t_{GLQV}$  unless  $t_{AVQV}$  or  $t_{ETQV}$  have not been satisfied.

# WRITE CYCLE

A combination of  $\overline{W}$  and  $\overline{E1}$  less than  $V_{IL}(max)$  and E2 greater than  $V_{IH}(min)$  defines a write cycle. The state of  $\overline{G}$  is a "don't care" for a write cycle. The outputs are placed in the high-impedance state when either  $\overline{G}$  is greater than  $V_{IH}(min)$ , or when  $\overline{W}$  is less than  $V_{IL}(max)$ .

Write Cycle 1, the Write Enable-controlled Access in Figure  $\underline{4a}$ , is defined by a write terminated by  $\overline{W}$  going high, with  $\overline{E1}$  and E2 still active. The write pulse width is defined by  $t_{WLWH}$  when the write is initiated by  $\overline{W}$ , and by  $t_{ETWH}$  when the write is initiated by  $\overline{E1}$  or E2. Unless the outputs have been previously placed in the high-impedance state by  $\overline{G}$ , the user must wait  $t_{WLQZ}$  before applying data to the nine bidirectional pins DQ(7:0) to avoid bus contention.

Write Cycle 2, the Chip Enable-controlled Access in Figure 4b, is defined by a write terminated by the latter of  $\overline{E1}$  or E2 going inactive. The write pulse width is defined by  $t_{WLEF}$  when the write is initiated by  $\overline{W}$ , and by  $t_{ETEF}$  when the write is initiated by either  $\overline{E1}$  or E2 going active. For the  $\overline{W}$  initiated write, unless the outputs have been previously placed in the high-impedance state by  $\overline{G}$ , the user must wait  $t_{WLQZ}$  before applying data to the eight bidirectional pins DQ(7:0) to avoid bus contention.

### RADIATION HARDNESS

The UT8R512K8 SRAM incorporates special design and layout features which allows operation in a limited radiation environment.

Table 2. Radiation Hardness Design Specifications <sup>1</sup>

| Total Dose                           | 100K | rad(Si)        |
|--------------------------------------|------|----------------|
| Heavy Ion<br>Error Rate <sup>2</sup> | TBD  | Errors/Bit-Day |

#### Notes:

- 1. The SRAM is immune to latchup.
- 2. 10% worst case particle environment, Geosynchronous orbit, 0.025 mils of Aluminum.

# **Supply Sequencing**

No supply voltage sequencing is required between V  $_{\rm DD1}$  and V  $_{\rm DD2}.$ 

# ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

(Referenced to  $V_{SS}$ )

| SYMBOL             | PARAMETER                                         | LIMITS        |
|--------------------|---------------------------------------------------|---------------|
| $V_{DD1}$          | DC supply voltage                                 | -0.3 to 2.0V  |
| $V_{\mathrm{DD2}}$ | DC supply voltage                                 | -0.3 to 3.8V  |
| V <sub>I/O</sub>   | Voltage on any pin                                | -0.3 to 3.8V  |
| T <sub>STG</sub>   | Storage temperature                               | -65 to +150°C |
| $P_{D}$            | Maximum power dissipation                         | 1.2W          |
| $T_{\mathrm{J}}$   | Maximum junction temperature <sup>2</sup>         | +150°C        |
| $\Theta_{ m JC}$   | Thermal resistance, junction-to-case <sup>3</sup> | 5°C/W         |
| I <sub>I</sub>     | DC input current                                  | ±5 mA         |

#### **Notes:**

2. Maximum junction temperature may be increased to +175°C during burn-in and steady-static life.

3. Test per MIL-STD-883, Method 1012.

# RECOMMENDED OPERATING CONDITIONS

| SYMBOL             | PARAMETER               | LIMITS                                                       |
|--------------------|-------------------------|--------------------------------------------------------------|
| $V_{\mathrm{DD1}}$ | Positive supply voltage | 1.7 to 1.9V                                                  |
| $V_{\mathrm{DD2}}$ | Positive supply voltage | 3.0 to 3.6V                                                  |
| T <sub>C</sub>     | Case temperature range  | (C) Screening: -55 to +125°C<br>(W) Screening: -40 to +125°C |
| $V_{\mathrm{IN}}$  | DC input voltage        | 0V to V <sub>DD2</sub>                                       |

<sup>1.</sup> Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond limits indicated in the operational sections of this specification is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability and performance.

# DC ELECTRICAL CHARACTERISTICS (Pre and Post-Radiation)\*

(-55°C to +125°C for (C) screening and -40°C to 125°C for (W) screening)

| SYMBOL                              | PARAMETER                                           | CONDITION                                                                                                                                                                                           | MIN                 | MAX                 | UNIT |
|-------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|------|
| $V_{IH}$                            | High-level input voltage                            |                                                                                                                                                                                                     | .7*V <sub>DD2</sub> |                     | V    |
| V <sub>IL</sub>                     | Low-level input voltage                             |                                                                                                                                                                                                     |                     | .3*V <sub>DD2</sub> | V    |
| $V_{OL1}$                           | Low-level output voltage                            | $I_{OL} = 8\text{mA}, V_{DD2} = V_{DD2}(\text{min})$                                                                                                                                                |                     | .2*V <sub>DD2</sub> | V    |
| V <sub>OH1</sub>                    | High-level output voltage                           | $I_{OH} = -4mA, V_{DD2} = V_{DD2} \text{ (min)}$                                                                                                                                                    | .8*V <sub>DD2</sub> |                     | V    |
| C <sub>IN</sub> <sup>1</sup>        | Input capacitance                                   | f = 1MHz @ 0V                                                                                                                                                                                       |                     | 12                  | pF   |
| C <sub>IO</sub> <sup>1</sup>        | Bidirectional I/O capacitance                       | f = 1MHz @ 0V                                                                                                                                                                                       |                     | 12                  | pF   |
| I <sub>IN</sub>                     | Input leakage current                               | $V_{IN} = V_{DD2}$ and $V_{SS}$                                                                                                                                                                     | -2                  | 2                   | μΑ   |
| $I_{OZ}$                            | Three-state output leakage current                  | $\frac{V_{O} = V_{DD2} \text{ and } V_{SS}, V_{DD2} = V_{DD2} \text{ (max)}}{\overline{G} = V_{DD2} \text{ (max)}}$                                                                                 | -2                  | 2                   | μА   |
| $I_{OS}^{2,3}$                      | Short-circuit output current                        | $V_{\rm DD2} = V_{\rm DD2} \text{ (max)}, V_{\rm O} = V_{\rm DD2}$<br>$V_{\rm DD2} = V_{\rm DD2} \text{ (max)}, V_{\rm O} = V_{\rm SS}$                                                             | -100                | +100                | mA   |
| $I_{DD1}(OP_1)$                     | Supply current operating @ 1MHz                     | Inputs: $V_{IL} = V_{SS} + 0.2V$<br>$V_{IH} = V_{DD2} - 0.2V$ , $I_{OUT} = 0$<br>$V_{DD1} = V_{DD1}$ (max), $V_{DD2} = V_{DD2}$ (max)                                                               |                     | 15                  | mA   |
| $I_{DD1}(OP_2)$                     | Supply current operating @66MHz                     | Inputs: $V_{IL} = V_{SS} + 0.2V$ ,<br>$V_{IH} = V_{DD2} - 0.2V$ , $I_{OUT} = 0$<br>$V_{DD1} = V_{DD1}$ (max), $V_{DD2} = V_{DD2}$ (max)                                                             |                     | 85                  | mA   |
| I <sub>DD2</sub> (OP <sub>1</sub> ) | Supply current operating @ 1MHz                     | Inputs: $V_{IL} = V_{SS} + 0.2V$<br>$V_{IH} = V_{DD2} - 0.2V$ , $I_{OUT} = 0$<br>$V_{DD1} = V_{DD1}$ (max), $V_{DD2} = V_{DD2}$ (max)                                                               |                     | 1                   | mA   |
| $I_{DD2}(OP_2)$                     | Supply current operating<br>@66MHz                  | Inputs: $V_{IL} = V_{SS} + 0.2V$ ,<br>$V_{IH} = V_{DD2} - 0.2V$ , $I_{OUT} = 0$<br>$V_{DD1} = V_{DD1}$ (max), $V_{DD2} = V_{DD2}$ (max)                                                             |                     | 12                  | mA   |
| I <sub>DD</sub> (SB) <sup>4</sup>   | Total combined current standby A(18:0) static (0Hz) | $\begin{aligned} & \underline{CMOS \text{ inputs }}, I_{OUT} = 0 \\ & \underline{E1} = V_{DD2} - 0.2, E2 = GND \\ & V_{DD1} = V_{DD1} \text{ (max)}, V_{DD2} = V_{DD2} \text{ (max)} \end{aligned}$ |                     | 15                  | mA   |
| I <sub>DD</sub> (SB) <sup>4</sup>   | Total combined current standby A(18:0) @ 66MHz      | $\begin{aligned} & \underbrace{CMOS \text{ inputs }, I_{OUT} = 0} \\ & \overline{E1} = V_{DD2}  0.2, E2 = GND, \\ & V_{DD1} = V_{DD1} \text{ (max)}, V_{DD2} = V_{DD2} \text{ (max)} \end{aligned}$ |                     | 15                  | mA   |

<sup>\*</sup> Post-radiation performance guaranteed at 25°C per MIL-STD-883 Method 1019 at 1.0E5 rad(Si).

1. Measured only for initial qualification and after process or design changes that could affect input/output capacitance.

Not more than one output may be shorted at a time for maximum duration of one second.
 V<sub>IH</sub> = V<sub>DD2</sub> (max), V<sub>IL</sub> = 0V.

# AC CHARACTERISTICS READ CYCLE (Pre and Post-Radiation)\*

 $(-55^{\circ}C \text{ to } +125^{\circ}C \text{ for } (C) \text{ screening and } -40^{\circ}C \text{ to } +125^{\circ}C \text{ for } (W) \text{ screening, } V_{DD1}=V_{DD1} \text{ (min), } V_{DD2}=V_{DD2} \text{ (min)})$ 

| SYMBOL                           | PARAMETER                                         | 8R512-155 |    | UNIT |
|----------------------------------|---------------------------------------------------|-----------|----|------|
|                                  |                                                   | MIN MAX   |    |      |
| t <sub>AVAV</sub> 1              | Read cycle time                                   | 15        |    | ns   |
| $t_{AVQV}$                       | Read access time                                  |           | 15 | ns   |
| t <sub>AXQX</sub> <sup>2</sup>   | Output hold time                                  | 3         |    | ns   |
| t <sub>GLQX</sub> 1,2            | G-controlled output enable time                   | 0         |    | ns   |
| t <sub>GLQV</sub>                | G-controlled output enable time                   |           | 7  | ns   |
| t <sub>GHQZ</sub> <sup>2</sup>   | G-controlled output three-state time              |           | 7  | ns   |
| t <sub>ETQX</sub> <sup>2,3</sup> | E-controlled output enable time                   | 5         |    | ns   |
| t <sub>ETQV</sub> <sup>3</sup>   | E-controlled access time                          |           | 15 | ns   |
| t <sub>EFQZ</sub> <sup>4</sup>   | E-controlled output three-state time <sup>2</sup> |           | 7  | ns   |

- \* Post-radiation performance guaranteed at 25°C per MIL-STD-883 Method 1019.
- 1. Guarateed, but not tested.

- 2. Three-state is defined as a 200mV change from steady-state output voltage.

  3. The ET (enable true) notation refers to the latter falling edge of E1 or rising edge of E2. SEU immunity does not affect the read parameters.

  4. The EF (enable false) notation refers to the latter rising edge of E1 or falling edge of E2. SEU immunity does not affect the read parameters.



Figure 3a. SRAM Read Cycle 1: Address Access



$$\label{eq:assumptions: bound} \begin{split} & \textbf{Assumptions:} \\ & 1. \ G \leq V_{IL} \ (\text{max}) \ \text{and} \ W \geq V_{IH} \ (\text{min}) \end{split}$$

Figure 3b. SRAM Read Cycle 2: Chip Enable Access



Figure 3c. SRAM Read Cycle 3: Output Enable Access

# AC CHARACTERISTICS WRITE CYCLE (Pre and Post-Radiation)\*

 $(-55^{\circ}C \text{ to } +125^{\circ}C \text{ for } (C) \text{ screening and } -40^{\circ}C \text{ to } +125^{\circ}C \text{ for } (W) \text{ screening, } V_{DD1}=V_{DD1} \text{ (min), } V_{DD2}=V_{DD2} \text{ (min)})$ 

| SYMBOL                         | PARAMETER 8                                                |     | 12-15    | UNIT |
|--------------------------------|------------------------------------------------------------|-----|----------|------|
|                                |                                                            | MIN | MAX      |      |
| t <sub>AVAV</sub> 1            | Write cycle time                                           | 15  |          | ns   |
| t <sub>ETWH</sub>              | Device enable to end of write                              | 12  |          | ns   |
| t <sub>AVET</sub>              | Address setup time for write (E1/E2- controlled)           | 0   |          | ns   |
| t <sub>AVWL</sub>              | Address setup time for write (W - controlled)              | 1   |          | ns   |
| t <sub>WLWH</sub>              | Write pulse width                                          | 12  |          | ns   |
| t <sub>WHAX</sub>              | Address hold time for write ( $\overline{W}$ - controlled) | 2   |          | ns   |
| t <sub>EFAX</sub>              | Address hold time for device enable (E1/E2- controlled)    | 0   |          | ns   |
| t <sub>WLQZ</sub> <sup>2</sup> | W - controlled three-state time                            |     | 5        | ns   |
| t <sub>WHQX</sub> <sup>2</sup> | W - controlled output enable time                          | 4   |          | ns   |
| t <sub>ETEF</sub>              | Device enable pulse width (E1/E2 - controlled)             | 12  | <b>Y</b> | ns   |
| t <sub>DVWH</sub>              | Data setup time                                            | 7   |          | ns   |
| t <sub>WHDX</sub>              | Data hold time                                             | 2   |          | ns   |
| t <sub>WLEF</sub>              | Device enable controlled write pulse width                 | 12  |          | ns   |
| t <sub>DVEF</sub>              | Data setup time                                            | 7   |          | ns   |
| t <sub>EFDX</sub>              | Data hold time                                             | 0   |          | ns   |
| t <sub>AVWH</sub>              | Address valid to end of write                              | 12  |          | ns   |
| t <sub>WHWL</sub> <sup>1</sup> | Write disable time                                         | 3   |          | ns   |

# Notes:

<sup>\*</sup> Post-radiation performance guaranteed at 25°C per MIL-STD-883 Method 1019.

1. Test with G high.

<sup>2.</sup> Three-state is defined as 200mV change from steady-state output voltage.



Figure 4a. SRAM Write Cycle 1:  $\overline{W}$  - Controlled Access



 $\begin{array}{c} \textbf{Assumptions \& Notes:} \\ 1.~G \leq V_{~I\underline{L}~}(max).~(If~G \geq V_{IH}~(min)~then~Q(7:0)~will~be~in~three-state~for~the~entire~cycle). \end{array}$ 

2. Either E1 scenario above can occur.

Figure 4b. SRAM Write Cycle 2: Enable - Controlled Access

# DATA RETENTION CHARACTERISTICS (Pre-Radiation)<sup>3</sup>

 $(V_{DD2} = V_{DD2} \text{ (min), 1 Sec DR Pulse)}$ 

| SYMBOL                                         | PARAMETER                            |                        | MINIMUM    | MAXIMUM          | UNIT           |
|------------------------------------------------|--------------------------------------|------------------------|------------|------------------|----------------|
| $V_{DR}$                                       | V <sub>DD1</sub> for data retention  |                        | 1.0        |                  | V              |
| I <sub>DDR</sub> <sup>1</sup><br>Device Type 1 | Data retention current               | -55°C<br>25°C<br>125°C |            | 600<br>600<br>12 | μA<br>μA<br>mA |
| I <sub>DDR</sub> <sup>1</sup><br>Device Type 2 | Data retention current               | -40°C<br>25°C<br>125°C |            | 600<br>600<br>12 | μΑ<br>μΑ<br>mA |
| t <sub>EFR</sub> <sup>1,2</sup>                | Chip deselect to data retention time |                        | 0          |                  | ns             |
| t <sub>R</sub> <sup>1,2</sup>                  | Operation recovery time              |                        | $t_{AVAV}$ |                  | ns             |

- **Notes:** \* <u>Pos</u>t-radiation performance guaranteed at 25 °C per MIL-STD-883 Method 1019. 1. E 1 =  $V_{DD2}$  or E2 =  $V_{SS}$  all other inputs =  $V_{DD2}$  or  $V_{SS}$  2.  $V_{DD2} = 0$  volts to  $V_{DD2}$  (max)



Figure 5. Low  $V_{DD}$  Data Retention Waveform



- 1. 50pF including scope probe and test socket.
- 2. Measurement of data output occurs at the low to high or high to low transition mid-point (i.e., CMOS input =  $V_{DD2}/2$ ).

Figure 6. AC Test Loads and Input Waveforms



Figure 7. 36-pin Ceramic FLATPACK

- 1. All exposed metalized areas are gold plated over electroplated nickel per MIL-PRF-38535.
- 2. The lid is electrically connected to  $V_{SS}$ .
- 3. Lead finishes are in accordance to MIL-PRF-38535.
- 4. Lead position and coplanarity are not measured.
- 5. ID mark is vendor option.

# ORDERING INFORMATION

### 512K x 8 SRAM:



### Notes:

- 1. Lead finish (A,C, or X) must be specified.
  2. If an "X" is specified when ordering, then the part marking will match the lead finish and will be either "A" (solder) or "C" (gold).
  3. Prototype flow per UTMC Manufacturing Flows Document. Tested at 25°C only. Lead finish is GOLD ONLY. Radiation neither tested nor guaranteed.
- $4. \ \ Military\ Temperature\ Range\ flow\ per\ UTMC\ Manufacturing\ Flows\ Document.\ Devices\ are\ tested\ at\ -55\ ^{\circ}C, room\ temp, and\ 125\ ^{\circ}C.$ Radiation neither tested nor guaranteed.

#### 512K x 8 SRAM: SMD



#### Notes:

- 1.Lead finish (A,C, or X) must be specified.
- 2.If an "X" is specified when ordering, part marking will match the lead finish and will be either "A" (solder) or "C" (gold).
- 3.Total dose radiation must be specified when ordering. QML Q and QML V not available without radiation hardening.