# UT54ACS193/UT54ACTS193 ## Radiation-Hardened Synchronous 4-Bit Up-Down Dual Clock Counters ### **FEATURES** - Look-ahead circuitry enhances cascaded counters - Fully synchronous in count modes • - Asynchronous clear - 1.2µ radiation-hardened CMOS - Latchup immune - High speed - Low power consumption - Single 5 volt supply - Available QML Q or V processes - Flexible package 16-pin DIP - ### DESCRIPTION The UT54ACS193 and the UT54ACTS193 are synchronous 4- operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each output counting spikes normally associated with asynchronous counters. level transition of either count input (Up or Down). The direction of the counting is determined by which count input is pulsed The counters are fully programmable. The outputs may be preset to either level by placing a low on the load input and entering agree with the data inputs independently of the count pulses. Asynchronous loading allows the counters to be used as modu- preset inputs. A clear input has been provided that forces all outputs to the low pendent of the count and the load inputs. The counter is designed for efficient cascading without the need $\overline{BO}$ ) produces a low- Similarly, the carry output ( $\overline{CO}$ while the count is maximum ### **PINOUTS** 16-Lead Flatpack ### **FUNCTION TABLE** | 101(01101(111222 | | | | | | |----------------------|-------------|---------------|-----|------|--| | FUNCTION | CLOCK<br>UP | CLOCK<br>DOWN | CLR | LOAD | | | Count Up | 1 | Н | L | Н | | | Count Down | Н | 1 | L | Н | | | Reset | X | Х | Н | Х | | | Load Preset<br>Input | Х | Х | L | L | | ## LOGIC SYMBOL ### Note: Logic symbol in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ## LOGIC DIAGRAM ## RADIATION HARDNESS SPECIFICATIONS $^{\mathrm{1}}$ | PARAMETER | LIMIT | UNITS | |----------------------------|--------|-------------------------| | Total Dose | 1.0E6 | rads(Si) | | SEU Threshold <sup>2</sup> | 80 | MeV-cm <sup>2</sup> /mg | | SEL Threshold | 120 | MeV-cm <sup>2</sup> /mg | | Neutron Fluence | 1.0E14 | n/cm <sup>2</sup> | - 1. Logic will not latchup during radiation exposure within the limits defined in the table. 2. Device storage elements are immune to SEU affects. ### ABSOLUTE MAXIMUM RATINGS | SYMBOL | PARAMETER | LIMIT | UNITS | |--------------------|----------------------------------------|--------------------------|---------------| | V <sub>DD</sub> | Supply voltage | -0.3 to 7.0 | V | | $V_{\mathrm{I/O}}$ | Voltage any pin | 3 to V <sub>DD</sub> +.3 | V | | T <sub>STG</sub> | Storage Temperature range | -65 to +150 | $\mathcal{C}$ | | $T_{ m J}$ | Maximum junction temperature | +175 | $\mathcal{C}$ | | $T_{LS}$ | Lead temperature (soldering 5 seconds) | +300 | $\mathcal{C}$ | | $\Theta_{ m JC}$ | Thermal resistance junction to case | 20 | °C/W | | I <sub>I</sub> | DC input current | ±10 | mA | | $P_{\mathrm{D}}$ | Maximum power dissipation | 1 | W | ### Note: <sup>1.</sup> Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, functional operation of the device at these or any other conditions beyond limits indicated in the operational sections is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # UT54ACS193/UT54ACTS193 ## RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | LIMIT | UNITS | |-----------------|-----------------------|----------------------|------------------------| | V <sub>DD</sub> | Supply voltage | 4.5 to 5.5 | V | | $V_{IN}$ | Input voltage any pin | 0 to V <sub>DD</sub> | V | | $T_{C}$ | Temperature range | -55 to + 125 | $^{\circ}\!\mathrm{C}$ | # DC ELECTRICAL CHARACTERISTICS 7 $(V_{DD} = 5.0V \pm 10\%; V_{SS} = 0V^6, -55 \degree C < T_C < +125 \degree C)$ | SYMBOL | PARAMETER | CONDITION | MIN | MAX | UNIT | |-------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------|------------| | $V_{\mathrm{IL}}$ | Low-level input voltage <sup>1</sup> ACTS ACS | | | 0.8<br>.3V <sub>DD</sub> | V | | $V_{\mathrm{IH}}$ | High-level input voltage <sup>1</sup> ACTS ACS | | .5V <sub>DD</sub><br>.7V <sub>DD</sub> | | V | | I <sub>IN</sub> | Input leakage current ACTS/ACS | $V_{IN} = V_{DD}$ or $V_{SS}$ | -1 | 1 | μА | | V <sub>OL</sub> | Low-level output voltage <sup>3</sup> ACTS ACS | $I_{OL} = 8.0 \text{mA}$ $I_{OL} = 100 \mu \text{A}$ | | 0.40<br>0.25 | V | | V <sub>OH</sub> | High-level output voltage <sup>3</sup> ACTS ACS | $I_{OH} = -8.0 \text{mA}$ $I_{OH} = -100 \mu \text{A}$ | .7V <sub>DD</sub><br>V <sub>DD</sub> - 0.25 | | V | | I <sub>OS</sub> | Short-circuit output current <sup>2</sup> , <sup>4</sup> ACTS/ACS | $V_{O} = V_{DD}$ and $V_{SS}$ | -200 | 200 | mA | | I <sub>OL</sub> | Output current <sup>10</sup> (Sink) | $V_{IN} = V_{DD}$ or $V_{SS}$<br>$V_{OL} = 0.4V$ | 8 | | mA | | I <sub>OH</sub> | Output current <sup>10</sup> (Source) | $V_{IN} = V_{DD}$ or $V_{SS}$<br>$V_{OH} = V_{DD} - 0.4V$ | -8 | | mA | | P <sub>total</sub> | Power dissipation <sup>2, 8, 9</sup> | $C_L = 50pF$ | | 2.1 | mW/<br>MHz | | $I_{DDQ}$ | Quiescent Supply Current | $V_{DD} = 5.5V$ | | 10 | μА | | $\it \Delta I_{ m DDQ}$ | Quiescent Supply Current Delta ACTS | For input under test $V_{IN} = V_{DD} - 2.1V$ For all other inputs $V_{IN} = V_{DD} \text{ or } V_{SS}$ $V_{DD} = 5.5V$ | | 1.6 | mA | | C <sub>IN</sub> | Input capacitance <sup>5</sup> | f = 1MHz @ 0V | | 15 | pF | | C <sub>OUT</sub> | Output capacitance <sup>5</sup> | f = 1MHz @ 0V | | 15 | pF | ### UT54ACS193/UT54ACTS193 ### Notes: - 1. Functional tests are conducted in accordance with MIL-STD-883 with the following input test conditions: $V_{IH} = V_{IH}(min) + 20\%$ , 0%; $V_{IL} = V_{IL}(max) + 0\%$ , 50%, as specified herein, for TTL, CMOS, or Schmitt compatible inputs. Devices may be tested using any input voltage within the above specified range, but are guaranteed to $V_{IH}(min)$ and $V_{IL}(max)$ . - 2. Supplied as a design limit but not guaranteed or tested. - 3. Per MIL-PRF-38535, for current density $\le 5.0E5$ amps/cm<sup>2</sup>, the maximum product of load capacitance (per output buffer) times frequency should not exceed 3,765 pF/MHz. - 4. Not more than one output may be shorted at a time for maximum duration of one second. - Capacitance measured for initial qualification and when design changes may affect the value. Capacitance is measured between the designated terminal and V<sub>SS</sub> at frequency of 1MHz and a signal amplitude of 50mV rms maximum. - 6. Maximum allowable relative shift equals 50mV. - 7. All specifications valid for radiation dose $\leq$ 1E6 rads(Si). - 8. Power does not include power contribution of any TTL output sink current. - 9. Power dissipation specified per switching output. - 10. This value is guaranteed based on characterization data, but not tested. ## AC ELECTRICAL CHARACTERISTICS <sup>2</sup> $(V_{DD} = 5.0V \pm 10\%; V_{SS} = 0V^{-1}, -55 \text{ 'C} < T_{C} < +125 \text{ 'C})$ | SYMBOL | PARAMETER | MINIMUM | MAXIMUM | UNIT | |------------------------------|-----------------------------------------------------------------------|---------|---------|------| | t <sub>PLH</sub> | UP to Q <sub>n</sub> | 2 | 20 | ns | | t <sub>PHL</sub> | UP to Q <sub>n</sub> | 2 | 24 | ns | | t <sub>PLH</sub> | UP to CO | 2 | 13 | ns | | t <sub>PHL</sub> | UP to CO | 2 | 16 | ns | | t <sub>PLH</sub> | DOWN to BO | 2 | 13 | ns | | t <sub>PHL</sub> | DOWN to BO | 2 | 16 | ns | | t <sub>PLH</sub> | DOWN to Q <sub>n</sub> | 2 | 20 | ns | | t <sub>PHL</sub> | DOWN to Q <sub>n</sub> | 2 | 24 | ns | | t <sub>PLH</sub> | TOAD to Q <sub>n</sub> | 2 | 22 | ns | | t <sub>PHL</sub> | TOAD to Q <sub>n</sub> | 2 | 23 | ns | | t <sub>PHL</sub> | CLR to Q <sub>n</sub> | 2 | 22 | ns | | $f_{MAX}$ | Maximum clock frequency | | 56 | MHz | | $t_{SU1}$ | LOAD inactive setup time before UP or DOWN ↑ | 3 | | ns | | $t_{\mathrm{SU2}}$ | CLR inactive setup time before UP or DOWN↑ | 3 | | ns | | t <sub>SU3</sub> | A, B, C, D setup time before $\overline{\text{LOAD}}$ $\uparrow$ | 6 | | ns | | t <sub>H1</sub> | UP high hold time after DOWN ↑ | 20 | | ns | | t <sub>H2</sub> | DOWN high hold time after UP ↑ | 20 | | ns | | t <sub>H3</sub> <sup>3</sup> | A, B, C, D hold time after $\overline{\text{LOAD}}$ $\uparrow$ | 2 | | ns | | $t_{ m W}$ | Minimum pulse width UP high or low DOWN high or low LOAD low CLR high | 9 | | ns | Maximum allowable relative shift equals 50mV. All specifications valid for radiation dose ≤ 1E6 rads(Si). Based on characterization, data hold time (t<sub>H3</sub>) of 0ns can be assumed if data setup time (t<sub>SU3</sub>) is ≥10ns. This is guaranteed, but not tested.