## Standard Products

## UT22VP10 Universal RADPAL ${ }^{\text {TM }}$

Data Sheet

## Aeroflex 문

November 2000

## FEATURES

- High speed Universal RADPAL
- $\mathrm{t}_{\mathrm{PD}}: 15.5 \mathrm{~ns}, 20 \mathrm{~ns}, 25 \mathrm{~ns}$ maximum
- $\mathrm{f}_{\text {MAX1 }}: 33 \mathrm{MHz}$ maximum external frequency
- Supported by industry-standard programmer
- Amorphous silicon anti-fuse
- Asynchronous and synchronous RADPAL operation
- Synchronous PRESET
- Asynchronous RESET
- Up to 22 input and 10 output drivers may be configured
- CMOS \& TTL-compatible input and output levels
- Three-state output drivers
- Variable product terms, 8 to 16 per output
[ 10 user-programmable output macrocells
- Registered or combinatorial operation
- Output driver polarity control selectable
- Two feedback paths available

Radiation-hardened process and design; total dose irradiation testing to MIL-STD-883, Method 1019

- Total dose: 1.0E6 rads(Si)
- Upset threshold $50 \mathrm{MeV}-\mathrm{cm}^{2} / \mathrm{mg}$ (min)
- Latchup immune(LET>109 MeV-cm ${ }^{2} / \mathrm{mg}$ )
- QML Q \& V compliant
- Packaging options:
- 24-pin 100-mil center DIP ( $0.300 \times 1.2$ )
- 24-lead flatpack (. $45 \times$ x 64 )
- 28-lead quad-flatpack (. $45 \times .45$ )
- Standard Military Drawing 5962-94754 available


## PRODUCT DESCRIPTION

The UT22VP10 RADPAL is a fuse programmable logic array device. The familiar sum-of-products (AND-OR) logic structure is complemented with a programmable macrocell. The UT22VP10 is available in 24-pin DIP, 24-lead flatpack, and 28-lead quad-flatpack package offerings providing up to 22 inputs and 10 outputs. Amorphous silicon anti-fuse technology provides the programming of each output. The user specifies whether each of the potential outputs is registered or combinatorial. Output polarity is also individually selected, allowing for greater flexibility for output configuration. A unique output enable function allows the user to configure bidirectional I/O on an individual basis.

The UT22VP10 architecture implements variable sum terms providing 8 to 16 product terms to outputs. This feature provides the user with increased logic function flexibility. Other features include common synchronous preset and asynchronous reset. These features eliminate the need for performing the initialization function.

The UT22VP10 provides a device with the flexibility to implement logic functions in the 500 to 800 gate complexity. The flexible architecture supports the implementation of logic functions requiring up to 21 inputs and only a single output or down to 12 inputs and 10 outputs. Development and programming support for the UT22VP10 is provided by DATA I/O.

## DIP \& FLATPACK PIN CONFIGURATION



## QUAD-FLATPACK PIN CONFIGURATION



PIN NAMES

| $\mathrm{CK} / \mathrm{I}$ | Clock/Data Input |
| :---: | :---: |
| I | Data Input |
| $\mathrm{I} / \mathrm{O}$ | Data Input/Output |
| $\mathrm{V}_{\mathrm{DD}}$ | Power |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |

## FUNCTION DESCRIPTION

The UT22VP10 RADPAL implements logic functions as sum-of-products expressions in a one-time programmable-AND/ fixed-OR logic array. User-defined functions are created by programming the connections of input signals into the array. User-configurable output structures in the form of I/O macrocells further increase logic flexibility.

Table 1. Macrocell Configuration Table ${ }^{\text {1,2,3 }}$

| $\mathbf{C}_{\mathbf{2}}$ | $\mathbf{C}_{\mathbf{1}}$ | $\mathbf{C}_{\mathbf{0}}$ | Output Type | Polarity | Feedback |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | Registered | Active LOW | Registered |
| 0 | 0 | 1 | Registered | Active HIGH | Registered |
| X | 1 | 0 | Combinatorial | Active LOW | I/O |
| X | 1 | 1 | Combinatorial | Active HIGH | I/O |
| 1 | 0 | 0 | Registered | Active LOW | I/O |
| 1 | 0 | 1 | Registered | Active HIGH | I/O |

Notes:

1. 0 equals programmed low or programmed.
2. 1 equals programmed high or unprogrammed.
3. X equals don't care.

## OVERVIEW

The UT22VP10 RADPAL architecture (see figure 1) has 12 dedicated inputs and $10 \mathrm{I} / \mathrm{Os}$ to provide up to 22 inputs and 10 outputs for creating logic functions. At the core of the device is a one-time programmable anti-fuse AND array that drives a fixed OR array. With this structure, the UT22VP10 can implement up to 10 sum-of-products logic expressions.

Associated with each of the 10 OR functions is a macrocell which is independently programmed to one of six different configurations. The one-time programmable macro cells allow each I/O to create sequential or combinatorial logic functions with either Active-High or Active-Low polarity.

## LOGIC ARRAY

The one-time programmable AND array of the UT22VP10 RADPAL is formed by input lines intersecting product terms. The input lines and product terms are used as follows:
44 input lines:

- 24 input lines carry the true and complement of the signals applied to the input pins
- 20 lines carry the true and complement values of feedback or input signals from the $10 \mathrm{I} / \mathrm{Os}$

132 product terms:

- 120 product terms (arranged in 2 groups of $8,10,12,14$, and 16) used to form logic sums
- 10 output enable terms (one for each I/O)
- 1 global synchronous preset term
- 1 global asynchronous reset term

At each input-line/product-term intersection there is an antifuse cell which determines whether or not there is a logical connection at that intersection. A product term which is connected to both the true and complement of an input signal will always be logical zero, and thus will not effect the OR function that it drives. When there are no connections on a product term
a Don't Care state exists and that term will always be a logical one.

## PRODUCT TERMS

The UT22VP10 provides 120 product terms that drive the 10 OR functions. The 120 product terms connect to the outputs in two groups of $8,10,12,14$, and 16 to form logical sums.

## MACROCELL ARCHITECTURE

The output macrocell provides complete control over the architecture of each output. Configuring each output independently permits users to tailor the configuration of the UT22VP10 to meet design requirements.
Each I/O macrocell (see figure 2) consists of a D flip-flop and two signal-select multiplexers. Three configuration select bits controlling the multiplexers determine the configuration of each UT22VP10 macrocell (see table 1). The configuration select bits determine output polarity, output type (registered or combinatorial) and input feedback type (registered or I/O). See figure 3 for equivalent circuits for the macrocell configurations.

## OUTPUT FUNCTIONS

The signal from the OR array may be fed directly to the output pin (combinatorial function) or latched in the D flip-flop (registered function). The D flip-flop latches data on the rising edge of the clock. When the synchronous preset term is satisfied, the Q output of the D flip-flop output will be set logical one at the next rising edge of the clock input. Satisfying the asynchronous clear term sets Q logical zero, regardless of the clock state. If both terms are satisfied simultaneously, the clear will override the preset.


Figure 2. Macrocell

## OUTPUT POLARITY

Each macrocell can be configured to implement Active-High or Active-Low logic. Programmable polarity eliminates the need for external inverters.

## OUTPUT ENABLE

The output of each I/O macrocell can be enabled or disabled under the control a programmable output enable product term. The output signal is propagated to the I/O pin when the logical conditions programmed on the output enable term are satisfied. Otherwise, the output buffer is driven to the high-impedance state.

The output enable term allows the I/O pin to function as a dedicated input, dedicated output, or bidirectional I/O. When every connection is unprogrammed, the output enable product term permanently enables the output buffer and yields a dedicated output. If every connection is programmed, the enable term is logically low and the I/O functions as a dedicated input.

## REGISTER FEEDBACK

The feedback signal to the AND array is taken from the $\overline{\mathrm{Q}}$ output when the I/O macrocell implements a registered function ( $\mathrm{C}_{2}=0, \mathrm{C}_{1}=0$ ).

## BIDIRECTIONAL I/O

The feedback signal is taken from the I/O pin when the macrocell implements a combinatorial function $\left(\mathrm{C}_{1}=1\right)$ or a registered function $\left(C_{2}=1, C_{1}=0\right)$. In this case, the pin can be used as a dedicated input, a dedicated output, or a bidirectional I/O.

## POWER-ON RESET

To ease system initialization, all D flip-flops will power-up to a reset condition and the Q output will be low. The actual output of the UT22VP10 will depend on the programmed output polarity. The reset delay time is $5 \mu$ s maximum. See the Power-up Reset section for a more descriptive list of POR requirements.

## ANTI-FUSE SECURITY

The UT22VP10 provides a security bit that prevents unauthorized reading or copying of designs programmed into the device. The security bit is set by the PLD programmer at the conclusion of the programming cycle. Once the security bit is set it is no longer possible to verify (read) or program the
UT22VP10. NOTE: UTMC does not recommend using the UT22VP10 unless the security fuse has been programmed. The security bit must be blown to ensure proper functionality of the UT22VP10.


Registered Feedback, Registered, Active-Low Output ( $\mathrm{C}_{\mathbf{2}}=\mathbf{0}, \mathrm{C}_{1}=\mathbf{0}, \mathrm{C}_{\mathbf{0}}=0$ )


Registered Feedback, Registered, Active-High Output ( $\mathrm{C}_{\mathbf{2}}=0, \mathrm{C}_{1}=0, \mathrm{C}_{0}=1$ )


I/O Feedback, Combinatorial, Active-Low Output ( $\mathrm{C}_{2}=\mathrm{X}, \mathrm{C}_{1}=1, \mathrm{C}_{\mathbf{0}}=0$ )
Figure 3. Macrocell Configuration (continued on next page)


I/O Feedback, Combinatorial, Active-High Output ( $\mathrm{C}_{2}=\mathrm{X}, \mathrm{C}_{1}=1, \mathrm{C}_{\mathbf{0}}=1$ )


I/O Feedback, Registered, Active-Low Output ( $\mathrm{C}_{2}=1, \mathrm{C}_{1}=0, \mathrm{C}_{0}=0$ )


I/O Feedback, Registered, Active-High Output ( $\mathrm{C}_{2}=1, \mathrm{C}_{1}=0, \mathrm{C}_{0}=1$ )
Figure 3. Macrocell Configuration

## ABSOLUTE MAXIMUM RATINGS ${ }^{1}$

| SYMBOL | PARAMETER | LIMIT | UNITS |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ | Supply voltage | -0.3 to 7.0 | V |
| $\mathrm{~V}_{\mathrm{I} / \mathrm{O}^{2}}$ | Input voltage any pin | -0.3 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{STG}}$ | Storage Temperature range | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{J}}$ | Maximum junction temperature | +175 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{S}}$ | Lead temperature (soldering 10 seconds) | +300 | ${ }^{\circ} \mathrm{C}$ |
| $\Theta_{\mathrm{JC}}$ | Thermal resistance junction to case | 20 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{I}_{\mathrm{I}}$ | DC input current | $\pm 10$ | mA |
| $\mathrm{P}_{\mathrm{D}}{ }^{3}$ | Maximum power dissipation | 1.6 | W |
| $\mathrm{I}_{\mathrm{O}}$ | Output sink current | 12 | mA |

## Notes:

1. Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, functional operation of the device at these or any other conditions beyond limits indicated in the operational sections is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
2. Minimum voltage is $-0.6 \mathrm{~V}_{\mathrm{DD}}$ which may undershoot to $-2.0 \mathrm{~V}_{\mathrm{DD}}$ for pulses of less than 20 ns . Maximum output pin voltage is $\mathrm{V}_{\mathrm{DD}}+0.75 \mathrm{~V}_{\mathrm{DD}}$ which may overshoot to $+7.0 \mathrm{~V}_{\mathrm{DD}}$ for pulses of less than 20 ns .
3. $\left(\mathrm{I}_{\mathrm{CC}} \max +\mathrm{I}_{\mathrm{OS}}\right) 5.5 \mathrm{~V}$.

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMIT | UNITS |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}{ }^{1}$ | Supply voltage | 4.5 to 5.5 | V |
| $\mathrm{~V}_{\mathrm{IN}}$ | Input voltage any pin | 0 to $\mathrm{V}_{\mathrm{DD}}$ | V |
| $\mathrm{T}_{\mathrm{C}}$ | Temperature range | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |

Notes:

1. See page 12 for minimum $V_{D D}$ requirements at power-up.

DC ELECTRICAL CHARACTERISTICS ${ }^{1,7}$
$\left(\mathrm{V}_{\mathrm{DD}}{ }^{2}=5.0 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}^{3},-55^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{C}}<+125^{\circ} \mathrm{C}\right)$

| SYMBOL | PARAMETER | CONDITION | MINIMUM | MAXIMUM | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage | TTL | -- | . 8 | V |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage | TTL | 2.2 | -- | V |
| $\mathbf{V}_{\text {IL }}$ | Low-level input voltage | CMOS | -- | $.3 * V_{\text {DD }}$ | V |
| $\mathbf{V}_{\text {IH }}$ | High-level input voltage | CMOS | $.7 * V_{\text {DD }}$ | -- | V |
| $\mathbf{V}_{\text {OL }}$ | Low-level output voltage | $\mathrm{I}_{\text {OL }}=12.0 \mathrm{~mA}, \mathrm{~V}_{\text {DD }}=4.5 \mathrm{~V}(\mathrm{TTL})$ |  | . 4 | V |
| $\mathbf{V O H}^{\text {OH}}$ | High-level output voltage | $\mathrm{I}_{\mathrm{OH}}=-12.0 \mathrm{~mA}, \mathrm{~V}_{\text {DD }}=4.5 \mathrm{~V}(\mathrm{TTL})$ | 2.4 | -- | V |
| $\mathbf{V}_{\text {OL }}$ | Low-level output voltage | $\mathrm{I}_{\mathrm{OL}}=200 \mu \mathrm{~A}, \mathrm{~V}_{\text {DD }}=4.5 \mathrm{~V}(\mathrm{CMOS})$ | -- | $\mathrm{V}_{\text {SS }}+\mathbf{0 . 0 5}$ | V |
| $\mathbf{V}_{\mathbf{O H}}$ | High-level output voltage | $\mathrm{I}_{\mathrm{OH}}=-200 \mu \mathrm{~A}, \mathrm{~V}_{\text {DD }}=4.5 \mathrm{~V}(\mathrm{CMOS})$ | $\mathrm{V}_{\text {DD }}{ }^{-0.05}$ | -- | V |
| $\mathrm{I}_{\mathbf{I N}}$ | Input leakage current | $\mathbf{V}_{\text {IN }}=V_{\text {DD }}$ and $V_{\text {SS }}$ | -10 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathbf{O Z}}$ | Three-state output leakage current | $\mathrm{V}_{\mathbf{O}}=\mathrm{V}_{\text {DD }}$ and $\mathrm{V}_{\text {SS }}, \mathrm{V}_{\text {DD }}=5.5 \mathrm{~V}$ | -10 | 10 | $\mu \mathrm{A}$ |
| $\mathbf{I}_{\mathrm{OS}}{ }^{\mathbf{4 , 5}}$ | Short-circuit output current | $\begin{aligned} & \mathbf{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{DD}} \\ & \mathrm{~V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0 \mathrm{~V} \end{aligned}$ | -160 | 160 | mA |
| $\mathrm{C}_{\mathrm{IN}}{ }^{5,6}$ | Input capacitance | $f=1 \mathrm{MHz} @ 0 \mathrm{~V}$ | -- | 15 | pF |
| $\mathrm{C}_{1 / 0}{ }^{5,6}$ | Bidirectional capacitance | $f=1 \mathrm{MHz} @ 0 \mathrm{~V}$ | -- | 15 | pF |
| $\mathrm{I}_{\mathrm{DD}}{ }^{5}$ | Supply current: Output three-state, worst-case pattern programmed, $f=\mathbf{f}_{\text {MAX1 }}$ | $\mathrm{V}_{\text {DD }}=5.5 \mathrm{~V}$ | -- | 120 | mA |
| $\mathbf{I}_{\text {DDQ }}$ | Supply current: <br> Unprogrammed | $\mathrm{V}_{\text {DD }}=5.5 \mathrm{~V}$ | -- | 25 | mA |

Notes:

1. All specifications valid for radiation dose $\leq 1 \mathrm{E} 6 \mathrm{rads}(\mathrm{Si})$.
2. See page 12 for minimum $\mathrm{V}_{\mathrm{DD}}$ requirements at power-up.
3. Maximum allowable relative shift equals 50 mV .
4. Duration not to exceed 1 second, one output at a time.
5. Tested initially and after any design or process changes that affect that parameter and, therefore, shall be guaranteed to the limit specified.
6. All pins not being tested are to be open.
7. CMOS levels only tested on CMOS devices. TTL levels only tested on TTL devices.

AC CHARACTERISTICS READ CYCLE (Post-Radiation) ${ }^{\mathbf{1 , 2}}$
$\left(\mathrm{V}_{\mathrm{DD}}{ }^{3}=5.0 \mathrm{~V} \pm 10 \% ;-55^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{C}}<+125^{\circ} \mathrm{C}\right)$

| SYMBOL | PARAMETER | 22VP10-15.5 |  | 22VP10-20 |  | 22VP10-25 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | MAX | MIN | MAX | MIN | MAX |  |
| $\mathrm{t}_{\mathrm{PD}}{ }^{4,5,6}$ | Input to output propagation delay |  | 15.5 |  | 20 |  | 25 | ns |
| $\mathrm{t}_{\text {EA }}{ }^{4}$ | Input to output enable delay |  | 23 |  | 23 |  | 25 | ns |
| $\mathrm{t}_{\mathrm{ER}}{ }^{4}$ | Input to output disable delay |  | 23 |  | 23 |  | 25 | ns |
| $\mathrm{t}_{\mathrm{CO}}{ }^{4,6}$ | Clock to output delay |  | 15 |  | 15 |  | 15 | ns |
| $\mathrm{t}_{\mathrm{CO} 2}{ }^{4}$ | Clock to combinatorial output delay via internal registered feedback |  | 24 |  | 24 |  | 28 | ns |
| $\mathrm{t}_{\mathrm{S}}{ }^{4,6}$ | Input or feedback setup time | 15 |  | 15 |  | 18 |  | ns |
| $\mathrm{t}_{\mathrm{H}}{ }^{4,6}$ | Input or feedback hold time | 2 |  | 2 |  | 2 |  | ns |
| $\mathrm{t}_{\mathrm{P}}{ }^{4}$ | External clock period ( $\mathrm{t}_{\mathrm{CO}}+\mathrm{t}_{\mathrm{S}}$ ) | 30 |  | 30 |  | 33 |  | ns |
| $\mathrm{t}_{\mathrm{WH}, \mathrm{WL}}{ }^{4}$ | Clock width, clock high time, clock low time | 12 |  | 12 |  | 14 |  | ns |
| $\mathrm{f}_{\text {MAX1 }}{ }^{4,6}$ | External maximum frequency $\left(1 /\left(\mathrm{t}_{\mathrm{CO}}+\mathrm{t}_{\mathrm{S}}\right)\right.$ ) |  | 33 |  | 33 |  | 30 | MHz |
| $\mathrm{f}_{\text {MAX2 }}{ }^{4,6}$ | Data path maximum frequency $\left(1 /\left(\mathrm{t}_{\mathrm{WH}}+\mathrm{t}_{\mathrm{WL}}\right)\right.$ ) |  | 42 |  | 42 |  | 36 | MHz |
| $\mathrm{f}_{\text {MAX }}{ }^{4,6}$ | Internal feedback maximum frequency ( $1 /\left(\mathrm{t}_{\mathrm{CO}}+\mathrm{t}_{\mathrm{CF}}\right)$ ) |  | 32 |  | 32 |  | 32 | MHz |
| $\mathrm{t}_{\mathrm{CF}}{ }^{4}$ | Register clock to feedback input |  | 13 |  | 13 |  | 13 | ns |
| $\mathrm{t}_{\text {AW }}{ }^{4}$ | Asynchronous reset width | 20 |  | 20 |  | 25 |  | ns |
| $\mathrm{t}_{\mathrm{AR}}{ }^{4}$ | Asynchronous reset recovery time | 20 |  | 20 |  | 25 |  | ns |
| $\mathrm{t}_{\mathrm{AP}}{ }^{4}$ | Input to asynchronous reset |  | 20 |  | 20 |  | 25 | ns |
| $\mathrm{t}_{\text {SPR }}{ }^{4,6}$ | Synchronous preset recovery time | 20 |  | 20 |  | 25 |  | ns |
| $\mathrm{t}_{\mathrm{PR}}{ }^{4,6}$ | Power up reset time | 1.0 |  | 1.0 |  | 1.0 |  | $\mu \mathrm{s}$ |

## Notes:

1. Post-radiation performance guaranteed at $25^{\circ} \mathrm{C}$ per MIL-STD-883 Method 1019 at $1.0 \mathrm{E} 6 \mathrm{rads}(\mathrm{Si})$.
2. Guaranteed by characterization.
3. See page 12 for minimum $\mathrm{V}_{\mathrm{DD}}$ requirements for power-up.
4. Tested initially and after any design or process changes that affect.
5. Device $22 \mathrm{VP} 10-15$ tested at $-55^{\circ} \mathrm{C},+25^{\circ} \mathrm{C}$ and $+50^{\circ} \mathrm{C}$. At $125^{\circ} \mathrm{C}$, tested to 20 ns limit.
6. Tested on Programmed Test Ring only.



Combinatorial Output


Clock Width

Asynchronous Reset



Synchronous Preset

## Notes:

1. $\mathrm{V}_{\mathrm{T}}=1.5 \mathrm{~V}$.
2. Input pulse amplitude 0 V to 3.0 V .
3. Input rise and fall times 3 ns maximum.

Figure 4. AC Electrical ${ }^{1,2,3}$


Clock to Combinatorial Output ( $\mathbf{t}_{\mathbf{C O} 2}$ )
Note:

1. $\mathrm{t}_{\mathrm{CF}}$ defined as the propagation delay from $\overline{\mathrm{Q}}$ to D register input.

$$
\mathbf{f}_{\text {MAX3 }} ; \text { Internal Feedback }\left(\frac{1}{t_{C O}+t_{C F}}\right)
$$

Figure 5. Signal Paths

## POWER-UP RESET

The power-up reset feature ensures that all flip-flops will be reset to LOW after the device has been powered up. The output state will depend on the programmed pattern. This feature is valuable in simplifying state machine initialization. See figure 6 for a timing diagram. Due to the synchronous operation of the power-up reset and the wide range of ways $V_{D D}$ can rise to its steady state, the following five conditions are required to ensure a valid power-up reset.

1. The voltage supplied to the $\mathrm{V}_{\mathrm{DD}} \operatorname{pin}(\mathrm{s})$ must be equal to 0 V prior to the intended power-up sequence.
2. The voltage on $\mathrm{V}_{\mathrm{DD}}$ must rise from 0 V to 1 V at a rate of $0.1 \mathrm{~V} / \mathrm{s}$ or faster.
3. The $\mathrm{V}_{\mathrm{DD}}$ rise must be continuously increasing with respect to time, through 3 V , and monotonic thereafter.
4. Following reset, the clock input must not be driven from LOW to HIGH until all applicable input and feedback setup times are met.
5. The power-up voltage must meet the minimum $\mathrm{V}_{\mathrm{DD}}$ requirements described by the following device dependent and temperature dependent equations:

SMD Device types 01, 02, 03, 04, 08
CMOS and TTL
$\mathrm{V}_{\mathrm{DD}}=4.61 \mathrm{~V}-0.0090 *\left({ }^{\circ} \mathrm{C}\right)$
SMD Device types 05, 06, 07

## CMOS

$\mathrm{V}_{\mathrm{DD}}=4.41-0.0090 *\left({ }^{\circ} \mathrm{C}\right)$
Note: The minimum $\mathrm{V}_{\mathrm{DD}}$ requirement above is not applicable if the UT22VP10 application is purely combinatorial (i.e. no registered outputs).


Figure 6. Power-Up Reset Waveform

## RADIATION HARDNESS

The UT22VP10 RADPAL incorporates special design and layout features which allow operation in high-level radiation environments. UTMC has developed special low-temperature processing techniques designed to enhance the total-dose radiation hardness of both the gate oxide and the field oxide while maintaining the circuit density and reliability. For transient radiation hardness and latchup immunity, UTMC builds radiation-hardened products on epitaxial wafers using an advanced twin-tub CMOS process.

RADIATION HARDNESS DESIGN SPECIFICATIONS ${ }^{1}$

| PARAMETER | CONDITION | MINIMUM | UNIT |
| :--- | :---: | :---: | :---: |
| Total Dose | $+25^{\circ} \mathrm{C}$ per MIL-STD- 883 Method 1019 | 1.0 E 6 | $\operatorname{rads}(\mathrm{Si})$ |
| LET Threshold | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 50 | $\mathrm{MeV}-\mathrm{cm}^{2} / \mathrm{mg}$ |
| Neutron Fluence | 1 MeV equivalent | 1.0 E 14 | $\mathrm{n} / \mathrm{cm}^{2}$ |

## Note:

1. The RADpal will not latchup during radiation exposure under recommended operating conditions.


Figure 7. 24-Pin 100-mil Center DIP (0.300 x 1.2)


## Notes:

1. All exposed metalized areas are gold plated over electroplated nickel per MIL-PRF-38535.
2. The lid is electrically connected to $\mathrm{V}_{\mathrm{SS}}$.
3. Lead finishes are in accordance with MIL-PRF-38535.
4. Dimension letters refer to MIL-STD-1835.
5. Lead position and coplanarity are not measured.
6. ID mark symbol is vendor option.
7. For solder coated leads, increase maximum limit by 0.003 inch as measured at the center of the flat.

Figure 8. 24-Lead Flatpack ( $0.45 \times 0.64$ )


Figure 9. 28-Lead Quad-Flatpack (.45 x .45)

## ORDERING INFORMATION

UT22VP10 Radiation Hardened PAL: SMD

```
5962**)
Notes:
1. Lead finish (A, C, or X ) must be specified.
2. If an " \(X\) " is specified when ordering, part marking will match the lead finish and will be either " A " (solder) or " C " (gold).
3. Total dose radiation must be specified when ordering. QML Q and QML V not available without radiation hardening.
4. \((01-04,08)\) is \(\mathrm{V}_{\mathrm{DD}}(\mathrm{min})=-0.009 *\left({ }^{\circ} \mathrm{C}\right)+4.61\).
5. \((05-07)\) is \(\mathrm{V}_{\mathrm{DD}}(\mathrm{min})=-0.009 *\left({ }^{\circ} \mathrm{C}\right)+4.41\).
6. \((07,08)\) is tested at \(-55^{\circ} \mathrm{C},+25^{\circ} \mathrm{C}\), and \(+50^{\circ} \mathrm{C}\) to 15.5 ns for \(\mathrm{t}_{\mathrm{PD}} . \mathrm{At}+125^{\circ} \mathrm{C}\) tested to 20 ns limit for \(\mathrm{t}_{\mathrm{PD}}\).
```


## UT22VP10 Radiation Hardened PAL



## Notes:

1. Lead finish (A, C, or X) must be specified.
2. If an " X " is specified when ordering, part marking will match the lead finish and will be either " A " (solder) or " C " (gold).
3. Military Temperature range flow per UTMC's manufacturing flows document. Devices have 48 hours of burn-in and are tested at $-55^{\circ} \mathrm{C}$, room temperature, and $125^{\circ} \mathrm{C}$. Radiation characteristics are neither tested nor guaranteed and may not be specified.
4. Prototype flow per UTMC Manufacturing Flows Technical Description. Devices have prototype assembly and are tested at $25^{\circ} \mathrm{C}$ only.

Radiation is neither tested nor guaranteed.
5. (T-15, C-25, T-25, C-20, T-20) is $\mathrm{V}_{\mathrm{DD}}(\mathrm{min})=-0.009 *\left({ }^{\circ} \mathrm{C}\right)+4.61$.
6. $(\mathrm{E}-15, \mathrm{E}-20$ and $\mathrm{E}-25)$ is $\mathrm{V}_{\mathrm{DD}}(\mathrm{min})=-0.009 *\left({ }^{\circ} \mathrm{C}\right)+4.41$.
7. (E-15 and T-15) is tested at at $-55^{\circ} \mathrm{C},+25^{\circ} \mathrm{C}$, and $+50^{\circ} \mathrm{C}$ to 15.5 ns for $\mathrm{t}_{\mathrm{PD}}$. $\mathrm{At}+125^{\circ} \mathrm{C}$ tested to 20 ns limit for $\mathrm{t}_{\mathrm{PD}}$.

Notes

Notes

