# Standard Products UT69RH051 Radiation-Hardened MicroController

Data Sheet



May 2003

# FEATURES

- □ Three 16-bit timer/counters
  - High speed output
  - Compare/capture
  - Pulse width modulator
  - Watchdog timer capabilities
- 256 bytes of on-chip data RAM
- □ 32 programmable I/O lines
- □ 7 interrupt sources
- □ Programmable serial channel with:
  - Framing error detection
  - Automatic address recognition
- TTL and CMOS compatible logic levels
- □ 64K external data and program memory space
- □ MCS-51 fully compatible instruction set

- □ Flexible clock operation
  - 1Hz to 20MHz with external clock
  - 2MHz to 20MHz using internal oscillator with external crystal
- □ Radiation-hardened process and design; total dose irradiation testing MIL-STD-883 Method 1019
  - Total dose: 1.0E6 rads(Si)
  - Latchup immune
- □ Packaging options:
  - 40-pin 100-mil center DIP (0.600 x 2.00)
  - 44-lead 25-mil center Flatpack (0.670 x 0.800)
- Standard Microcircuit Drawing 5962-95638 available
   QML Q & V compliant



Figure 1. UT69RH051 MicroController Block Diagram

# **1.0 INTRODUCTION**

The UT69RH051 is a radiation-tolerant 8-bit microcontroller that is pin equivalent to the MCS-51 industry standard microcontroller when in a 40-pin DIP. The UT69RH051's static design allows operation from 1Hz to 20MHz. This data sheet describes hardware and software interfaces to the UT69RH051.

#### 2.0 SIGNAL DESCRIPTION

V<sub>DD</sub>: +5V Supply voltage V<sub>SS</sub>: Circuit Ground

**Port 0 (P0.0 - P0.7):** Port 0 is an 8-bit port. Port 0 pins are used as the low-order multiplexed address and data bus during accesses to external program and data memory. Port 0 pins use internal pullups when emitting 1's and are TTL compatible.

**Port 1 (P1.0 - P1.7):**Port 1 is an 8-bit bidirectional I/O port with internal pullups. The output buffers can drive TTL loads. When the Port 1 pins have 1's written to them, they are pulled high by the internal pullups and can be used as inputs in this state. As inputs, any pins that are externally pulled low sources current because of the pullups. In addition, Port 1 pins have the alternate uses shown in table 1.

**Port 2 (P2.0 - P2.7):** Port 2 is an 8-bit port. Port 2 pins are used as the high-order address bus during accesses to external Program Memory and during accesses to external Data Memory that uses 16-bit addresses (i.e., MOVX@DPTR). Port 2 uses internal pullups when emitting 1's in this mode. During operations that do not require a 16-bit address, Port 2 emits the contents of the P2 Special Function Registers (SFR). The pins have internal pullups and drives TTL loads.

**Port 3 (P3.0 - P3.7):**Port 3 is an 8-bit bidirectional I/O port with internal pullups. The output buffers can drive TTL loads. When the Port 3 pins have 1's written to them, they are pulled high by the internal pullups and can be used as inputs in this state. As inputs, any pins that are externally pulled low sources current because of the pullups. In addition, Port 3 pins have the alternate uses shown in table 2.

# Table 1. Port 1 Alternate Functions

| Port<br>Pin | Alternate<br>Name | Alternate Function                                              |  |  |
|-------------|-------------------|-----------------------------------------------------------------|--|--|
| P1.0        | T2                | External clock input to Timer/<br>Counter 2                     |  |  |
| P1.1        | T2EX              | Timer/Counter 2 Capture/Reload<br>trigger and direction control |  |  |
| P1.2        | ECI               | External count input to PCA                                     |  |  |
| P1.3        | CEX0              | External I/O for PCA capture/<br>compare Module 0               |  |  |
| P1.4        | CEX1              | External I/O for PCA capture/<br>compare Module 1               |  |  |
| P1.5        | CEX2              | External I/O for PCA capture/<br>compare Module 2               |  |  |
| P1.6        | CEX3              | External I/O for PCA capture/<br>compare Module 3               |  |  |
| P1.7        | CEX4              | External I/O for PCA capture/<br>compare Module 4               |  |  |

# **Table 2. Port 3 Alternate Functions**

| Port<br>Pin | Alternate<br>Name | Alternate Function                |  |
|-------------|-------------------|-----------------------------------|--|
| P3.0        | RXD               | Serial port input                 |  |
| P3.1        | TXD               | Serial port output                |  |
| P3.2        | INT0              | External interrupt 0              |  |
| P3.3        | INT1              | External interrupt 1              |  |
| P3.4        | Т0                | External clock input for Timer 0  |  |
| P3.5        | T1                | External clock input for Timer 1  |  |
| P3.6        | WR                | External Data Memory write strobe |  |
| P3.7        | RD                | External Data Memory read strobe  |  |

**RST:** Reset Input. A high on this input for 24 oscillator periods while the oscillator is running resets the device. All ports and SFRs reset to their default conditions. Internal data memory is undefined after reset. Program execution begins within 12 oscillator periods (one machine cycle) after the RST signal is brought low. RST contains an internal pulldown resistor to allow implementing power-up reset with only an external capacitor.

**ALE:** Address Latch Enable. The ALE output is a pulse for latching the low byte of the address during accesses to external memory. In normal operation, the ALE pulse is output every sixth oscillator cycle and may be used for external timing or clocking. However, during each access to external Data Memory (MOVX instruction), one ALE pulse is skipped.

**PSEN:** Program Store Enable. This activ<u>e low</u> signal is the read strobe to the external program memory. <u>PSEN</u> activates every sixth oscillator cycle except that two PSEN activations are skipped during external data memory accesses.

**EA:** External Access Enable. This pin should be strapped to  $V_{SS}$  (Ground) for the UT69RH051.

**XTAL1:** Input to the inverting oscillator amplifier.

**XTAL2:** Output from the inverting oscillator amplifier.

# 2.1 Hardware/Software Interface

#### 2.1.1 Memory

The UT69RH051 has a separate address space for Program and Data Memory. Internally, the UT69RH051 contains 256 bytes of Data Memory. It addresses up to 64Kbytes of external Data Memory and 64Kbytes of external Program Memory.

#### 2.1.1.1 Program Memory

There is no internal program memory in the UT69RH051. All program memory is accessed as external through ports P0 and P2. The EA pin must be tied to  $V_{SS}$  (ground) to enable access to external locations  $0000_{\rm H}$  through 7FFF<sub>H</sub>. Following reset, the UT69RH051 fetches the first instruction at address 0000h.

# 2.1.1.2 Data Memory

The UT69RH051 implements 256 bytes of internal data RAM. The upper 128 bytes of this RAM occupy a parallel address space to the SFRs. The CPU determines if the internal access to an address above  $7F_H$  is to the upper 128 bytes of RAM or to the SFR space by the addressing mode of the instruction. If direct addressing is used, the access is to the SFR space. If indirect addressing is used, the access is to the internal RAM. Stack operations are indirectly addressed so the upper portion of RAM can be used as stack space. Figure 3 shows the organization of the internal Data Memory.

The first 32 bytes are reserved for four register banks of eight bytes each. The processor uses one of the four banks as its working registers depending on the RS1 and RS0 bits in the PSW SFR. At reset, bank 0 is selected. If four register banks are not required, use the unused banks as general purpose scratch pad memory. The next 16 bytes (128 bits) are individually bit addressable. The remaining bytes are byte addressable and can be used as general purpose scratch pad memory. For addresses  $0 - 7F_{\rm H}$ , use either direct or indirect addressing. For addresses larger than  $7F_{\rm H}$ , use only indirect addressing.

In addition to the internal Data Memory, the processor can access 64Kbytes of external Data Memory. The MOVX instruction accesses external Data Memory.

# 2.1.2 Special Function Registers

Table 3 contains the SFR memory map. Unoccupied addresses are not implemented on the device. Read accesses to these addresses will return unknown values and write accesses will have no effect.

| (T2)<br>(T2EX)<br>(ECI)<br>(CEX0)<br>(CEX1) | P1.0<br>P1.1<br>P1.2<br>P1.3<br>P1 4 | 1<br>2<br>3<br>4<br>5 | $\bigtriangledown$ | 40<br>39<br>38<br>37<br>36 |           | V <sub>DD</sub><br>P0.0<br>P0.1<br>P0.2<br>P0.3 |   | (AD0)<br>(AD1)<br>(AD2)<br>(AD3) |
|---------------------------------------------|--------------------------------------|-----------------------|--------------------|----------------------------|-----------|-------------------------------------------------|---|----------------------------------|
| (CEX2)                                      | P1.5                                 | 6                     |                    | 35                         |           | P0.4                                            | ( | (AD4)                            |
| (CEX3)                                      | P1.6                                 | 7                     |                    | 34                         |           | P0.5                                            |   | (AD5)                            |
| (CEX4)                                      | P1.7                                 | 8                     |                    | 33                         |           | P0.6                                            |   | (AD6)                            |
|                                             | RST                                  | 9                     |                    | 32                         |           | <u>P0.</u> 7                                    |   | (AD7)                            |
| (RXD)                                       | P3.0                                 | 10                    |                    | 31                         |           | EA                                              |   |                                  |
| ( <u>TXD)</u>                               | P3.1                                 | 11                    |                    | 30                         |           | ALE                                             |   |                                  |
| ( <u>INTO</u> )                             | P3.2                                 | 12                    |                    | 29                         |           | PSEN                                            |   |                                  |
| (INT1)                                      | P3.3                                 | 13                    |                    | 28                         |           | P2.7                                            |   | (A15)                            |
| (T0)                                        | P3.4                                 | 14                    |                    | 27                         |           | P2.6                                            |   | (A14)                            |
| ( <u>T1)</u>                                | P3.5                                 | 15                    |                    | 26                         |           | P2.5                                            |   | (A13)                            |
| ( <u>WR</u> )                               | P3.6                                 | 16                    |                    | 25                         |           | P2.4                                            |   | (A12)                            |
| (RD)                                        | P3.7                                 | 17                    |                    | 24                         |           | P2.3                                            |   | (A11)                            |
|                                             | XTAL2                                | 18                    |                    | 23                         | $\square$ | P2.2                                            |   | (A10)                            |
|                                             | XTAL1                                | 19                    |                    | 22                         |           | P2.1                                            |   | (A9)                             |
|                                             | v <sub>ss</sub>                      | 20                    |                    | 21                         | P         | P2.0                                            |   | (A8)                             |

Figure 2a. UT69RH051 40-Pin DIP Connections



Figure 2b. UT69RH051 44-Pin Flatpack Connections



Figure 3. Internal Data Memory Organization

#### 2.1.3 Reset

The reset input is the RST pin. To reset, hold the RST pin high for a minimum of 24 oscillator periods while the oscillator is running. The CPU generates an internal reset from the external signal. The port pins are driven to the reset state as soon as a valid high is detected on the RST pin. While RST is high,  $\overline{PSEN}$  and the port pins are pulled high; ALE is pulled low. All SFRs are reset to their reset values as shown in table 3. The internal Data Memory content is indeterminate.

The processor will begin operation one machine cycle after the RST line is brought low. A memory access occurs immediately after the RST line is brought low, but the data is not brought into the processor. The memory access repeats on the next machine cycle and actual processing begins at that time.

# Table 3. SFR Memory Registers

| F8 |                   | CH<br>00000000    | CCAP0H<br>XXXXXXXX  | CCAP1H<br>XXXXXXXX  | CCAP2H<br>XXXXXXXX  | CCAP3H<br>XXXXXXXX  | CCAP4H<br>XXXXXXXX  |                  | FF |
|----|-------------------|-------------------|---------------------|---------------------|---------------------|---------------------|---------------------|------------------|----|
| F0 | B<br>00000000     |                   |                     |                     |                     |                     |                     |                  | F7 |
| E8 |                   | CL<br>00000000    | CCAP0L<br>XXXXXXXX  | CCAP1L<br>XXXXXXXX  | CCAP2L<br>XXXXXXXX  | CCAP3L<br>XXXXXXXX  | CCAP4L<br>XXXXXXXX  |                  | EF |
| E0 | ACC 00000000      |                   |                     |                     |                     |                     |                     |                  | E7 |
| D8 | CCON<br>00X00000  | CMOD<br>OOXXX000  | CCAPM0<br>X00000000 | CCAPM1<br>X00000000 | CCAPM2<br>X00000000 | CCAPM3<br>X00000000 | CCAPM4<br>X00000000 |                  | DF |
| D0 | PSW<br>00000000   |                   |                     |                     |                     |                     |                     |                  | D7 |
| C8 | T2CON<br>00000000 | T2MOD<br>XXXXXX00 | RCAP2L<br>00000000  | RCAP2H<br>00000000  | TL2<br>00000000     | TH2<br>00000000     |                     |                  | CF |
| C0 |                   |                   |                     |                     |                     |                     |                     |                  | C7 |
| B8 | IP<br>X0000000    | SADEN<br>00000000 |                     |                     |                     |                     |                     |                  | BF |
| В0 | P3<br>11111111    |                   |                     |                     |                     |                     |                     | IPH<br>X00000000 | B7 |
| A8 | IE<br>00000000    | SADDR<br>00000000 |                     |                     |                     |                     |                     |                  | AF |
| A0 | P2<br>11111111    |                   |                     |                     |                     |                     |                     |                  | A7 |
| 98 | SCON<br>00000000  | SBUF<br>XXXXXXXX  |                     |                     |                     |                     |                     |                  | 9F |
| 90 | P1<br>11111111    |                   |                     |                     |                     |                     |                     |                  | 97 |
| 88 | TCON<br>00000000  | TMOD<br>00000000  | TL0<br>00000000     | TL1<br>00000000     | TH0<br>00000000     | TH1<br>00000000     |                     |                  | 8F |
| 80 | P0<br>11111111    | SP<br>00000111    | DPL<br>00000000     | DPH<br>00000000     |                     |                     |                     | PCON<br>00XX00XX | 87 |

Notes: 1. Values shown are the reset values of the registers. 2. X = undefined.

# **3.0 RADIATION HARDNESS**

The UT69RH051 incorporates special design and layout features which allow operation in high-level radiation environments. UTMC has developed special low-temperature processing techniques designed to enhance the total-dose radiation hardness of both the gate oxide and the field oxide while maintaining the circuit density and reliability. For transient radiation hardness and latchup immunity, UTMC builds all radiation-hardened products on epitaxial wafers using an advanced twin-tub CMOS process. In addition, UTMC pays special attention to power and ground distribution during the design phase, minimizing doserate upset caused by rail collapse.

# **RADIATION HARDNESS DESIGN SPECIFICATIONS**<sup>1</sup>

| Total Dose                        | 1.0E6   | rad(Si)                        |
|-----------------------------------|---------|--------------------------------|
| LET Threshold                     | 20      | MeV-cm <sup>2</sup> /mg        |
| Neutron Fluence                   | 1.0E14  | n/cm <sup>2</sup>              |
| Saturated Cross-Section (1Kx8)    | 1E-4    | cm <sup>2</sup> /device        |
| Single Event Upset                | 1.3E-7  | errors/device-day <sup>2</sup> |
| Single Event Latchup <sup>1</sup> | LET>128 | MeV-cm <sup>2</sup> /mg        |

#### Note:

1. Worst case temperature  $T_A = +125 \,^{\circ}C$ .

2. Adams 90% worst case environment (geosynchronous).

# 4.0 ABSOLUTE MAXIMUM RATINGS 1

(Referenced to V<sub>SS</sub>)

| SYMBOL           | PARAMETER                                         | LIMITS                        | UNITS |
|------------------|---------------------------------------------------|-------------------------------|-------|
| V <sub>DD</sub>  | DC Supply Voltage                                 | -0.5 to 7.0                   | V     |
| V <sub>I/O</sub> | Voltage on Any Pin                                | -0.5 to V <sub>DD</sub> +0.3V | V     |
| T <sub>STG</sub> | Storage Temperature                               | -65 to +150                   | °C    |
| P <sub>D</sub>   | Maximum Power Dissipation                         | 750                           | mW    |
| T <sub>J</sub>   | Maximum Junction Temperature                      | 175                           | °C    |
| $\Theta_{JC}$    | Thermal Resistance, Junction-to-Case <sup>2</sup> | 10                            | °C/W  |
| II               | DC Input Current                                  | ±10                           | mA    |

Notes:

1. Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond limits indicated in the operational sections of this specification is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

2. Test per MIL-STD-883, Method 1012.

## 5.0 DC ELECTRICAL CHARACTERISTICS (Pre/Post-Radiation)\*

| SYMBOL                       | PARAMETER                                                                     | CONDITION                          | MINIMUM | MAXIMUM | UNIT |
|------------------------------|-------------------------------------------------------------------------------|------------------------------------|---------|---------|------|
| V <sub>IL</sub>              | Low-level Input Voltage                                                       |                                    |         | 0.8     | V    |
| V <sub>IH</sub>              | High-level Input Voltage<br>(except XTAL, RST)                                |                                    | 2.0     |         | V    |
| V <sub>IH1</sub>             | High-level Input Voltage<br>(XTAL)                                            |                                    | 3.85    |         | V    |
| V <sub>OL</sub>              | Low-level Output Voltage <sup>1</sup><br>(Ports 1, 2 and 3)                   | $I_{OL} = 100 \mu A$               |         | 0.3     | V    |
|                              |                                                                               | $I_{OL} = 1.6 mA$                  |         | 0.45    | V    |
|                              |                                                                               | $I_{OL} = 3.5 \text{mA}$           |         | 1.0     | V    |
| V <sub>OL1</sub>             | Low-level Out <u>put Voltage<sup>1,2</sup></u><br>(Port 0, ALE, PSEN, PROG)   | $I_{OL} = 200 \mu A$               |         | 0.3     | V    |
|                              |                                                                               | $I_{OL} = 3.2 \text{mA}$           |         | 0.45    | V    |
|                              |                                                                               | $I_{OL} = 7.0 \text{mA}$           |         | 1.0     | V    |
| V <sub>OH</sub>              | High-level Output Voltage <sup>3</sup><br>(Ports 1, 2, and 3<br>ALE and PSEN) | $I_{OH} = -10\mu A$                | 4.2     |         | V    |
|                              |                                                                               | $I_{OH} = -30 \mu A$               | 3.8     |         | V    |
|                              |                                                                               | $I_{OH} = -60 \mu A$               | 3.0     |         | V    |
| V <sub>OH1</sub>             | High-level Output Voltage<br>(Port 0 in External Bus Mode)                    | $I_{OH} = -200 \mu A$              | 4.2     |         | V    |
|                              |                                                                               | $I_{OH} = -3.2 mA$                 | 3.8     |         | V    |
|                              |                                                                               | $I_{OH} = -7.0 mA$                 | 3.0     |         | V    |
| I <sub>IL</sub>              | Logical 0 Input Current                                                       | $V_{IN} = 0.0V$                    |         | -50     | μΑ   |
|                              | (Ports 1, 2, and 3)                                                           | $V_{CC} = 5.5 V$                   |         | -65     |      |
| I <sub>IL</sub>              | Logical 0 Input Current                                                       | $V_{IN} = 0.0V$                    |         | -65     | μΑ   |
|                              | (XIAL I)                                                                      | $V_{CC} = 5.5 V$                   |         |         |      |
| I <sub>LI</sub>              | Input Leakage Current                                                         | $V_{IN} = 0.0V \text{ or } V_{CC}$ |         | ±25     | μΑ   |
|                              |                                                                               | $V_{\rm CC} = 5.5 V$               |         | ±65     |      |
| I <sub>LI</sub>              | Input Leakage Current<br>(XTAL1)                                              | $V_{IN} = 0.0V \text{ or } V_{CC}$ |         | ±65     | μA   |
|                              |                                                                               | $v_{\rm CC} = 5.5 V$               |         |         |      |
| C <sub>IO</sub> <sup>4</sup> | Pin Capacitance                                                               | @ 1MHZ, 25°C                       |         | 15      | pF   |
| I <sub>DD</sub>              | Power Supply Current:                                                         | @16MHz                             |         | 95      | mA   |
|                              |                                                                               | @20 MHz                            |         | 120     |      |

 $V_{DD} = 5.0V \pm 10\%$ ; TA = -55°C < T<sub>C</sub> < +125°C)

Notes:

\* Post-radiation performance guaranteed at 25 °C per MIL-STD-883.

1. Under steady state (non-transient) conditions, I<sub>OL</sub> must be limited externally as follows:

Maximum I<sub>OL</sub> per port pin:10mAMaximum I<sub>OL</sub> per 8-bit port-Port 0:26mA

Ports 1, 2, & 3: 15mA Maximum total I<sub>OL</sub> for all output pins: 71mA

If  $I_{OL}$  exceeds the test condition,  $V_{OL}$  may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.

2. Capacitive loading on ports 0 and 2 may cause spurious noise pulses to be superimposed on the  $V_{OL}$  of ALE and ports 1 and 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1 to 0 transitions during bus operations. In applications where capacitance loading exceeds 100 pF, the noise pulse on the ALE may exceed 0.8V. In these cases, it may be desirable to qualify ALE with a schmitt trigger or use an address latch with a schmitt trigger strobe input.

3. Capacitive loading ports 0 and 2 cause the V<sub>OH</sub> on ALE and PSEN to drop below the VDD-0.3 specification when the address lines are stabilizing.

4. Capacitance measured for initial qualification or design changes which may affect the value.



 $t_{CLCH} = t_{CHCL} = 5ns$ 





Figure 5. Clock Signal Waveform for  $I_{DD}$  Tests in Active and Idle Modes  $t_{\rm CLCH} = t_{\rm CHCL} \, = 5 n s$ 

# 6.0 AC CHARACTERISTICS READ CYCLE (Post-Radiation)\*

| SYMBOL                         | PARAMETER                                         | MINIMUM                  | MAXIMUM                  | UNIT |
|--------------------------------|---------------------------------------------------|--------------------------|--------------------------|------|
| t <sub>CLCL</sub>              | Clock Period                                      | 50                       |                          | ns   |
| 1/t <sub>CLCL</sub>            | Oscillator Frequency                              |                          | 20                       | MHz  |
| t <sub>LHLL</sub>              | ALE Pulse Width                                   | 2 t <sub>CLCL</sub> -40  |                          | ns   |
| t <sub>AVLL</sub>              | Address Valid to ALE Low                          | t <sub>CLCL</sub> -40    |                          | ns   |
| $t_{LLAX}^{1}$                 | Address Hold after ALE Low                        | t <sub>CLCL</sub> -30    |                          | ns   |
| t <sub>LLIV</sub>              | ALE Low to Valid Instruction                      |                          | 4 t <sub>CLCL</sub> -100 | ns   |
| t <sub>LLPL</sub>              | ALE Low to PSEN Low                               | t <sub>CLCL</sub> -30    |                          | ns   |
| t <sub>PLPH</sub>              | PSEN Pulse Width                                  | 3 t <sub>CLCL</sub> -45  |                          | ns   |
| t <sub>PLIV</sub>              | PSEN Low to Valid Instruction In                  |                          | 3 t <sub>CLCL</sub> -105 | ns   |
| t <sub>PXIX</sub> <sup>1</sup> | Input Instruction Hold after PSEN                 | 0                        |                          | ns   |
| t <sub>PXIZ</sub> <sup>1</sup> | Input Instruction Float after PSEN                |                          | t <sub>CLCL</sub> -25    | ns   |
| t <sub>AVIV</sub>              | Address to Valid Instruction In                   |                          | 5 t <sub>CLCL</sub> -105 | ns   |
| $t_{PLAZ}^{1}$                 | PSEN Low to Address Float                         |                          | 10                       | ns   |
| t <sub>RLRH</sub>              | RD Pulse Width                                    | 6 t <sub>CLCL</sub> -100 |                          | ns   |
| t <sub>WLWH</sub>              | WR Pulse Width                                    | 6 t <sub>CLCL</sub> -100 |                          | ns   |
| t <sub>RLDV</sub>              | RD Low to Valid Data In                           |                          | 5 t <sub>CLCL</sub> -165 | ns   |
| t <sub>RHDX</sub> 1            | Data Hold After RD High                           | 0                        |                          | ns   |
| t <sub>RHDZ</sub> <sup>1</sup> | Data Float After RD High                          |                          | 2 t <sub>CLCL</sub> -60  | ns   |
| t <sub>LLDV</sub>              | ALE Low Valid Data In                             |                          | 8 t <sub>CLCL</sub> -150 | ns   |
| t <sub>AVDV</sub>              | Address to Valid Data In                          |                          | 9 t <sub>CLCL</sub> -165 | ns   |
| t <sub>LLWL</sub>              | ALE Low to $\overline{RD}$ or $\overline{WR}$ Low | 3 t <sub>CLCL</sub> -50  | 3 t <sub>CLCL</sub> +50  | ns   |
| t <sub>AVWL</sub>              | Address Valid to WR Low                           | 4 t <sub>CLCL</sub> -130 |                          | ns   |
| t <sub>QVWX</sub>              | Data Valid Before WR High                         | t <sub>CLCL</sub> -33    |                          | ns   |
| t <sub>WHQX</sub>              | Data Hold After WR High                           | t <sub>CLCL</sub> -33    |                          | ns   |
| t <sub>QVWH</sub>              | Data Valid to WR High                             | 7 t <sub>CLCL</sub> -150 |                          | ns   |
| $t_{RLAZ}^{1}$                 | RD Low to Address Float                           |                          | 0                        | ns   |
| t <sub>WHLH</sub>              | RD or WR High to ALE High                         | t <sub>CLCL</sub> -40    | t <sub>CLCL</sub> +40    | ns   |

 $(V_1$  $5.0V \pm 10\% \cdot -55\% C < T_{\odot}$ 125°C)

Note:

\* Post-radiation performance guaranteed at  $25^{\circ}$ C per MIL-STD-883 Method 1019 at 1.0E6 rads(Si).

1. Guaranteed, but not tested.



Figure 6. External Program Memory Read Timing Waveforms



Figure 7. External Data Memory Read Cycle Waveforms



Figure 8. External Data Memory Write Cycle Waveforms

# 7.0 SERIAL PORT TIMING CHARACTERISTICS

| $(V_{DD} = 5.0V \pm 10\%;$     | $-55^{\circ}C < T_C < +125^{\circ}C$     |                           |                           |      |
|--------------------------------|------------------------------------------|---------------------------|---------------------------|------|
| SYMBOL                         | PARAMETER                                | MINIMUM                   | MAXIMUM                   | UNIT |
| t <sub>XLXL</sub> <sup>1</sup> | Serial Port Clock Period                 | 12 t <sub>CLCL</sub> -10  | $12 t_{CLCL} + 10$        | ns   |
| t <sub>QVXH</sub>              | Output Data Setup to Clock Rising Edge   | 10 t <sub>CLCL</sub> -133 |                           | ns   |
| t <sub>XHQX</sub>              | Output Data Hold after Clock Rising Edge | 2 t <sub>CLCL</sub> -70   |                           | ns   |
| t <sub>XHDX</sub> <sup>1</sup> | Input Data Hold after Clock Rising Edge  | 0                         |                           | ns   |
| t <sub>XHDV</sub>              | Clock Rising Edge to Input Data Valid    |                           | 10 t <sub>CLCL</sub> -133 | ns   |

Note:

1. Guaranteed, but not tested.



**Figure 9. Serial Port Timing Waveforms** 

# 8.0 EXTERNAL CLOCK DRIVE TIMING CHARACTERISTICS

| SYMBOL              | PARAMETER            | MINIMUM | MAXIMUM | UNIT |
|---------------------|----------------------|---------|---------|------|
| 1/t <sub>CLCL</sub> | Oscillator Frequency |         | 20      | MHz  |
| t <sub>CHCX</sub>   | High Time            | 16      |         | ns   |
| t <sub>CLCX</sub>   | Low Time             | 16      |         | ns   |
| t <sub>CLCH</sub>   | Rise Time            |         | 20      | ns   |
| t <sub>CHCL</sub>   | Fall Time            |         | 20      | ns   |

Note:

1. Guaranteed, but not tested.





Figure 11. 40-pin Side-Brazed DIP



Notes:

1. All exposed metalized areas to be plated per MIL-PRF-38535.

2. Dimension letters refer to MIL-STD-1835.

Figure 12. 44-Lead Flatpack

# APPENDIX A Difference Between Industry Standard and UT69RH051

The areas in which the UT69RH051 differs from the industry standard will be covered in this section. In this discussion, industry standard will be used generically to refer to all speed grades including the 20MHz.

# 1.0 RESET

The UT69RH051 requires the RST input to be held high for at least 24 oscillator periods to guarantee the reset is completed in the chip. Also, the port pins are reset asynchronously as soon as the RST pin is pulled high. On the UT69RH051 all portions of the chip are reset synchronously when the RST pin is high during a rising edge of the input clock. When coming out of reset, the industry standard takes 1 to 2 machine cycles to begin driving ALE and PSEN immediately after the RST is removed, but the access during the first machine cycle after reset is ignored by the processor. The second cycle will repeat the access and processing will begin.

# 2.0 POWER SAVING MODES OF OPERATION

#### 2.1 Idle Mode

Idle mode and the corresponding control bit in the PCON SFR have not been implemented in the UT69RH051. Setting the idle control bit has no effect.

## 2.2 Power Down Mode

Power down mode and the corresponding control bit in the PCON register have not been implemented in the UT69RH051. Setting the power down control bit has no effect. Also, the Power Off Flag in the PCON has not been implemented.

# **3.0 ON CIRCUIT EMULATION**

The On Circuit Emulation mode of operation in the industry standard has not been implemented in the UT69RH051.

# 4.0 OPERATING CONDITIONS

The operating voltage range for the industry standard is  $5V\pm20\%$ . The operating temperature range is  $0^{\circ}$ C to  $70^{\circ}$ C. On the UT69RH051, the operating voltage range is  $5V\pm10\%$ . The operating temperature range is  $-55^{\circ}$ C to  $+125^{\circ}$ C.

# APPENDIX B Impact of External Program ROM

The 8051 family of microcontrollers, including the industry standards, use ports 0 and 2 to access external memory. In implementations with external program memory, these two ports

are dedicated to the program ROM interface and can not be used as Input/Output ports. The UT69RH051 uses external program ROM, so ports 0 and 2 will not be available for I/O.

# **ORDERING INFORMATION**

# UT69RH051 Microcontroller: SMD



Notes:

1. Lead finish (A, C, or X) must be specified.

2. If an "X" is specified when ordering, part marking will match the lead finish and will be either "A" (solder) or "C" (gold).

3. Total dose radiation must be specified when ordering. QML Q and QML V not available without radiation hardening.

# UT69RH051 Microcontroller



(UT69RH051) = 8-bit Microcontroller

- Notes:
  1. Lead finish (A,C, or X) must be specified.
  2. If an "X" is specified when ordering, then the part marking will match the lead finish and will be either "A" (solder) or "C" (gold).
  3. Radiation characteristics are neither tested nor guaranteed and may not be specified.
  4. Devices have prototype assembly and are tested at 25°C only. Radiation characteristics are neither tested nor guaranteed and may not be specified.