## Z8614 # KEYBOARD CONTROLLER ( $KBC^{TM}$ ) NMOS $Z8^{@}$ 8-BIT MCU ### **DESCRIPTION** The Z8614 Keyboard Controller (KBC $^{\text{\tiny{TM}}}$ ) introduces a new level of sophistication to single-chip architecture. The Z8614 is a member of the Z8 single-chip microcontroller family with 4 Kbytes of ROM. The Z8614 KBC is housed in 40-lead DIP and 44-lead PLCC packages, and is manufactured in NMOS technology. Zilog's microcontroller offers fast execution, efficient use of memory, sophisticated interrupt, input/output bit manipulation capabilities, and easy hardware/software system expansion along with low cost and low power consumption. The KBC architecture is characterized by a flexible I/O scheme, an efficient register, I/O, and a number of ancillary features that are useful in keyboard applications. The device applications demand powerful I/O capabilities. The KBC fulfills this with 32 pins dedicated to input and output. These lines are grouped into four ports, each port consists of eight lines, and are configurable under software control to provide timing, status signals, and serial or parallel I/O ports. The Z8614 offers low EMI emission achieved by means of several modifications in the output drivers and clock circuitry of the device. There are two basic address spaces available to support this wide range of configurations: Program Memory and 124 General-Purpose Registers. The KBC offers two on-chip counter/timers with a large number of user selectable modes. This unburdens the program from coping with real-time problems such as counting/timing. #### Notes: All Signals with a preceding front slash, "/", are active Low, e.g., B//W (WORD is active Low); /B/W (BYTE is active Low, only). Power connections follow conventional descriptions below: | Connection | Circuit | Device | |-----------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power<br>Ground | V <sub>cc</sub><br>GND | $egin{array}{c} egin{array}{c} \egin{array}{c} \egin{array}{c} \egin{array}{c} \egin{array}{c} \egin{array}{c} \egin{array}$ | DC 4038-03 (11-2-93) ## **GENERAL DESCRIPTION** (Continued) **Functional Block Diagram** Note: Pins 8 and 9 actually are connected to the chip, although used only for testing. These pins must be used as floaters by the customer. Note: Pins 7 and 8 actually are connected to the chip, although used only for testing. These pins must be used as floaters by the customer. 44-Lead PLCC Pin Configuration #### **40-Lead DIP Pin Configuration** ## **DC CHARACTERISTICS** $V_{cc} = 4.75 \text{ V to } 5.25 \text{V @ } 0^{\circ}\text{C to } +70^{\circ}\text{C}$ | Symbol | Parameter | Min | Max | Typ* | Unit | Condition | |------------------------|--------------------------------|------|-----------------|------|------|--------------------------------------------------------| | V <sub>CH</sub> | Clock Input High Voltage | 3.8 | V <sub>cc</sub> | | V | Driven by External Clock Generator | | V <sub>CL</sub> | Clock Input Low Voltage | -0.3 | 0.8 | | V | Driven by External Clock Generator | | V <sub>IH</sub> | Input High Voltage | 2.0 | $V_{cc}$ | | V | • | | $V_{IL}^{IH}$ | Input Low Voltage | -0.3 | 0.8 | | V | | | V <sub>RH</sub> | Reset Input High Voltage | 3.8 | V <sub>CC</sub> | | V | | | $V_{_{RL}}^{^{_{RH}}}$ | Reset Input Low Voltage | -0.3 | 0.8 | | V | | | V <sub>OH</sub> | Output High Voltage | 2.0 | | | V | $I_{OH} = -250 \mu\text{A} \text{ (Port 2 only)}$ | | OH | Output High Voltage | 2.4 | | | V | $I_{OH}^{OH} = -250 \mu\text{A} \text{ (Port 3 only)}$ | | V <sub>OL</sub> | Output Low Voltage | | 0.8 | | V | $I_{OI}$ = +4.0 mA (see Note 1 below) | | I <sub>IL</sub> | Input Leakage | -10 | 10 | | μΑ | $V_{IN} = 0V, 5.25V$ | | I <sub>OL</sub> | Output Leakage | -10 | 10 | | μA | $V_{IN}^{IN} = 0V, 5.25V$ | | I <sub>IR</sub> | Reset Input Current | | -50 | | μΑ | $V_{IN} = 0V, 5.25V$ | | I <sub>CC</sub> | V <sub>CC</sub> Supply Current | | 150 | 135 | mA | | #### Note: © 1993 by Zilog, Inc. All rights reserved. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Zilog, Inc. The information in this document is subject to change without notice. Devices sold by Zilog, Inc. are covered by warranty and patent indemnification provisions appearing in Zilog, Inc. Terms and Conditions of Sale only. Zilog, Inc. makes no warranty, express, statutory, implied or by description, regarding the information set forth herein or regarding the freedom of the described devices from intellectual property infringement. Zilog, Inc. makes no warranty of merchantability or fitness for any purpose. Zilog, Inc. shall not be responsible for any errors that may appear in this document. Zilog, Inc. makes no commitment to update or keep current the information contained in this document. Zilog's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is executed between the customer and Zilog prior to use. Life support devices or systems are those which are intended for surgical implantation into the body, or which sustains life whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. Zilog, Inc. 210 East Hacienda Ave. Campbell, CA 95008-6600 Telephone (408) 370-8000 Telex 910-338-7621 FAX 408 370-8056 <sup>\*</sup> Typical @ 25°C <sup>1.</sup> A combined total of six I/O pins from Ports 2 and 3 may be used to sink 10 mA at 0.8 $\rm V_{OL}$ (max three pins per port). These may be used for LEDs or as general purpose outputs requiring high sink current.